stm32_gpio.c 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276
  1. /*
  2. * (C) Copyright 2011
  3. * Yuri Tikhonov, Emcraft Systems, yur@emcraft.com
  4. *
  5. * (C) Copyright 2015
  6. * Kamil Lulko, <kamil.lulko@gmail.com>
  7. *
  8. * Copyright 2015 ATS Advanced Telematics Systems GmbH
  9. * Copyright 2015 Konsulko Group, Matt Porter <mporter@konsulko.com>
  10. *
  11. * SPDX-License-Identifier: GPL-2.0+
  12. */
  13. #include <common.h>
  14. #include <asm/io.h>
  15. #include <linux/errno.h>
  16. #include <asm/arch/stm32.h>
  17. #include <asm/arch/gpio.h>
  18. DECLARE_GLOBAL_DATA_PTR;
  19. #if defined(CONFIG_STM32F4) || defined(CONFIG_STM32F7)
  20. static const unsigned long io_base[] = {
  21. STM32_GPIOA_BASE, STM32_GPIOB_BASE, STM32_GPIOC_BASE,
  22. STM32_GPIOD_BASE, STM32_GPIOE_BASE, STM32_GPIOF_BASE,
  23. STM32_GPIOG_BASE, STM32_GPIOH_BASE, STM32_GPIOI_BASE
  24. };
  25. struct stm32_gpio_regs {
  26. u32 moder; /* GPIO port mode */
  27. u32 otyper; /* GPIO port output type */
  28. u32 ospeedr; /* GPIO port output speed */
  29. u32 pupdr; /* GPIO port pull-up/pull-down */
  30. u32 idr; /* GPIO port input data */
  31. u32 odr; /* GPIO port output data */
  32. u32 bsrr; /* GPIO port bit set/reset */
  33. u32 lckr; /* GPIO port configuration lock */
  34. u32 afr[2]; /* GPIO alternate function */
  35. };
  36. #define CHECK_DSC(x) (!x || x->port > 8 || x->pin > 15)
  37. #define CHECK_CTL(x) (!x || x->af > 15 || x->mode > 3 || x->otype > 1 || \
  38. x->pupd > 2 || x->speed > 3)
  39. int stm32_gpio_config(const struct stm32_gpio_dsc *dsc,
  40. const struct stm32_gpio_ctl *ctl)
  41. {
  42. struct stm32_gpio_regs *gpio_regs;
  43. u32 i;
  44. int rv;
  45. if (CHECK_DSC(dsc)) {
  46. rv = -EINVAL;
  47. goto out;
  48. }
  49. if (CHECK_CTL(ctl)) {
  50. rv = -EINVAL;
  51. goto out;
  52. }
  53. gpio_regs = (struct stm32_gpio_regs *)io_base[dsc->port];
  54. i = (dsc->pin & 0x07) * 4;
  55. clrsetbits_le32(&gpio_regs->afr[dsc->pin >> 3], 0xF << i, ctl->af << i);
  56. i = dsc->pin * 2;
  57. clrsetbits_le32(&gpio_regs->moder, 0x3 << i, ctl->mode << i);
  58. clrsetbits_le32(&gpio_regs->otyper, 0x3 << i, ctl->otype << i);
  59. clrsetbits_le32(&gpio_regs->ospeedr, 0x3 << i, ctl->speed << i);
  60. clrsetbits_le32(&gpio_regs->pupdr, 0x3 << i, ctl->pupd << i);
  61. rv = 0;
  62. out:
  63. return rv;
  64. }
  65. #elif defined(CONFIG_STM32F1)
  66. static const unsigned long io_base[] = {
  67. STM32_GPIOA_BASE, STM32_GPIOB_BASE, STM32_GPIOC_BASE,
  68. STM32_GPIOD_BASE, STM32_GPIOE_BASE, STM32_GPIOF_BASE,
  69. STM32_GPIOG_BASE
  70. };
  71. #define STM32_GPIO_CR_MODE_MASK 0x3
  72. #define STM32_GPIO_CR_MODE_SHIFT(p) (p * 4)
  73. #define STM32_GPIO_CR_CNF_MASK 0x3
  74. #define STM32_GPIO_CR_CNF_SHIFT(p) (p * 4 + 2)
  75. struct stm32_gpio_regs {
  76. u32 crl; /* GPIO port configuration low */
  77. u32 crh; /* GPIO port configuration high */
  78. u32 idr; /* GPIO port input data */
  79. u32 odr; /* GPIO port output data */
  80. u32 bsrr; /* GPIO port bit set/reset */
  81. u32 brr; /* GPIO port bit reset */
  82. u32 lckr; /* GPIO port configuration lock */
  83. };
  84. #define CHECK_DSC(x) (!x || x->port > 6 || x->pin > 15)
  85. #define CHECK_CTL(x) (!x || x->mode > 3 || x->icnf > 3 || x->ocnf > 3 || \
  86. x->pupd > 1)
  87. int stm32_gpio_config(const struct stm32_gpio_dsc *dsc,
  88. const struct stm32_gpio_ctl *ctl)
  89. {
  90. struct stm32_gpio_regs *gpio_regs;
  91. u32 *cr;
  92. int p, crp;
  93. int rv;
  94. if (CHECK_DSC(dsc)) {
  95. rv = -EINVAL;
  96. goto out;
  97. }
  98. if (CHECK_CTL(ctl)) {
  99. rv = -EINVAL;
  100. goto out;
  101. }
  102. p = dsc->pin;
  103. gpio_regs = (struct stm32_gpio_regs *)io_base[dsc->port];
  104. if (p < 8) {
  105. cr = &gpio_regs->crl;
  106. crp = p;
  107. } else {
  108. cr = &gpio_regs->crh;
  109. crp = p - 8;
  110. }
  111. clrbits_le32(cr, 0x3 << STM32_GPIO_CR_MODE_SHIFT(crp));
  112. setbits_le32(cr, ctl->mode << STM32_GPIO_CR_MODE_SHIFT(crp));
  113. clrbits_le32(cr, 0x3 << STM32_GPIO_CR_CNF_SHIFT(crp));
  114. /* Inputs set the optional pull up / pull down */
  115. if (ctl->mode == STM32_GPIO_MODE_IN) {
  116. setbits_le32(cr, ctl->icnf << STM32_GPIO_CR_CNF_SHIFT(crp));
  117. clrbits_le32(&gpio_regs->odr, 0x1 << p);
  118. setbits_le32(&gpio_regs->odr, ctl->pupd << p);
  119. } else {
  120. setbits_le32(cr, ctl->ocnf << STM32_GPIO_CR_CNF_SHIFT(crp));
  121. }
  122. rv = 0;
  123. out:
  124. return rv;
  125. }
  126. #else
  127. #error STM32 family not supported
  128. #endif
  129. int stm32_gpout_set(const struct stm32_gpio_dsc *dsc, int state)
  130. {
  131. struct stm32_gpio_regs *gpio_regs;
  132. int rv;
  133. if (CHECK_DSC(dsc)) {
  134. rv = -EINVAL;
  135. goto out;
  136. }
  137. gpio_regs = (struct stm32_gpio_regs *)io_base[dsc->port];
  138. if (state)
  139. writel(1 << dsc->pin, &gpio_regs->bsrr);
  140. else
  141. writel(1 << (dsc->pin + 16), &gpio_regs->bsrr);
  142. rv = 0;
  143. out:
  144. return rv;
  145. }
  146. int stm32_gpin_get(const struct stm32_gpio_dsc *dsc)
  147. {
  148. struct stm32_gpio_regs *gpio_regs;
  149. int rv;
  150. if (CHECK_DSC(dsc)) {
  151. rv = -EINVAL;
  152. goto out;
  153. }
  154. gpio_regs = (struct stm32_gpio_regs *)io_base[dsc->port];
  155. rv = readl(&gpio_regs->idr) & (1 << dsc->pin);
  156. out:
  157. return rv;
  158. }
  159. /* Common GPIO API */
  160. int gpio_request(unsigned gpio, const char *label)
  161. {
  162. return 0;
  163. }
  164. int gpio_free(unsigned gpio)
  165. {
  166. return 0;
  167. }
  168. int gpio_direction_input(unsigned gpio)
  169. {
  170. struct stm32_gpio_dsc dsc;
  171. struct stm32_gpio_ctl ctl;
  172. dsc.port = stm32_gpio_to_port(gpio);
  173. dsc.pin = stm32_gpio_to_pin(gpio);
  174. #if defined(CONFIG_STM32F4) || defined(CONFIG_STM32F7)
  175. ctl.af = STM32_GPIO_AF0;
  176. ctl.mode = STM32_GPIO_MODE_IN;
  177. ctl.otype = STM32_GPIO_OTYPE_PP;
  178. ctl.pupd = STM32_GPIO_PUPD_NO;
  179. ctl.speed = STM32_GPIO_SPEED_50M;
  180. #elif defined(CONFIG_STM32F1)
  181. ctl.mode = STM32_GPIO_MODE_IN;
  182. ctl.icnf = STM32_GPIO_ICNF_IN_FLT;
  183. ctl.ocnf = STM32_GPIO_OCNF_GP_PP; /* ignored for input */
  184. ctl.pupd = STM32_GPIO_PUPD_UP; /* ignored for floating */
  185. #else
  186. #error STM32 family not supported
  187. #endif
  188. return stm32_gpio_config(&dsc, &ctl);
  189. }
  190. int gpio_direction_output(unsigned gpio, int value)
  191. {
  192. struct stm32_gpio_dsc dsc;
  193. struct stm32_gpio_ctl ctl;
  194. int res;
  195. dsc.port = stm32_gpio_to_port(gpio);
  196. dsc.pin = stm32_gpio_to_pin(gpio);
  197. #if defined(CONFIG_STM32F4) || defined(CONFIG_STM32F7)
  198. ctl.af = STM32_GPIO_AF0;
  199. ctl.mode = STM32_GPIO_MODE_OUT;
  200. ctl.pupd = STM32_GPIO_PUPD_NO;
  201. ctl.speed = STM32_GPIO_SPEED_50M;
  202. #elif defined(CONFIG_STM32F1)
  203. ctl.mode = STM32_GPIO_MODE_OUT_50M;
  204. ctl.ocnf = STM32_GPIO_OCNF_GP_PP;
  205. ctl.icnf = STM32_GPIO_ICNF_IN_FLT; /* ignored for output */
  206. ctl.pupd = STM32_GPIO_PUPD_UP; /* ignored for output */
  207. #else
  208. #error STM32 family not supported
  209. #endif
  210. res = stm32_gpio_config(&dsc, &ctl);
  211. if (res < 0)
  212. goto out;
  213. res = stm32_gpout_set(&dsc, value);
  214. out:
  215. return res;
  216. }
  217. int gpio_get_value(unsigned gpio)
  218. {
  219. struct stm32_gpio_dsc dsc;
  220. dsc.port = stm32_gpio_to_port(gpio);
  221. dsc.pin = stm32_gpio_to_pin(gpio);
  222. return stm32_gpin_get(&dsc);
  223. }
  224. int gpio_set_value(unsigned gpio, int value)
  225. {
  226. struct stm32_gpio_dsc dsc;
  227. dsc.port = stm32_gpio_to_port(gpio);
  228. dsc.pin = stm32_gpio_to_pin(gpio);
  229. return stm32_gpout_set(&dsc, value);
  230. }