axp_gpio.c 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180
  1. /*
  2. * (C) Copyright 2015 Hans de Goede <hdegoede@redhat.com>
  3. *
  4. * X-Powers AXP Power Management ICs gpio driver
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <common.h>
  9. #include <asm/arch/gpio.h>
  10. #include <asm/arch/pmic_bus.h>
  11. #include <asm/gpio.h>
  12. #include <axp_pmic.h>
  13. #include <dm.h>
  14. #include <dm/device-internal.h>
  15. #include <dm/lists.h>
  16. #include <dm/root.h>
  17. #include <errno.h>
  18. static int axp_gpio_set_value(struct udevice *dev, unsigned pin, int val);
  19. static u8 axp_get_gpio_ctrl_reg(unsigned pin)
  20. {
  21. switch (pin) {
  22. case 0: return AXP_GPIO0_CTRL;
  23. case 1: return AXP_GPIO1_CTRL;
  24. #ifdef AXP_GPIO2_CTRL
  25. case 2: return AXP_GPIO2_CTRL;
  26. #endif
  27. #ifdef AXP_GPIO3_CTRL
  28. case 3: return AXP_GPIO3_CTRL;
  29. #endif
  30. }
  31. return 0;
  32. }
  33. static int axp_gpio_direction_input(struct udevice *dev, unsigned pin)
  34. {
  35. u8 reg;
  36. switch (pin) {
  37. #ifndef CONFIG_AXP152_POWER /* NA on axp152 */
  38. case SUNXI_GPIO_AXP0_VBUS_DETECT:
  39. return 0;
  40. #endif
  41. default:
  42. reg = axp_get_gpio_ctrl_reg(pin);
  43. if (reg == 0)
  44. return -EINVAL;
  45. return pmic_bus_write(reg, AXP_GPIO_CTRL_INPUT);
  46. }
  47. }
  48. static int axp_gpio_direction_output(struct udevice *dev, unsigned pin,
  49. int val)
  50. {
  51. __maybe_unused int ret;
  52. u8 reg;
  53. switch (pin) {
  54. #ifdef AXP_MISC_CTRL_N_VBUSEN_FUNC
  55. /* Only available on later PMICs */
  56. case SUNXI_GPIO_AXP0_VBUS_ENABLE:
  57. ret = pmic_bus_clrbits(AXP_MISC_CTRL,
  58. AXP_MISC_CTRL_N_VBUSEN_FUNC);
  59. if (ret)
  60. return ret;
  61. return axp_gpio_set_value(dev, pin, val);
  62. #endif
  63. default:
  64. reg = axp_get_gpio_ctrl_reg(pin);
  65. if (reg == 0)
  66. return -EINVAL;
  67. return pmic_bus_write(reg, val ? AXP_GPIO_CTRL_OUTPUT_HIGH :
  68. AXP_GPIO_CTRL_OUTPUT_LOW);
  69. }
  70. }
  71. static int axp_gpio_get_value(struct udevice *dev, unsigned pin)
  72. {
  73. u8 reg, val, mask;
  74. int ret;
  75. switch (pin) {
  76. #ifndef CONFIG_AXP152_POWER /* NA on axp152 */
  77. case SUNXI_GPIO_AXP0_VBUS_DETECT:
  78. ret = pmic_bus_read(AXP_POWER_STATUS, &val);
  79. mask = AXP_POWER_STATUS_VBUS_PRESENT;
  80. break;
  81. #endif
  82. #ifdef AXP_MISC_CTRL_N_VBUSEN_FUNC
  83. /* Only available on later PMICs */
  84. case SUNXI_GPIO_AXP0_VBUS_ENABLE:
  85. ret = pmic_bus_read(AXP_VBUS_IPSOUT, &val);
  86. mask = AXP_VBUS_IPSOUT_DRIVEBUS;
  87. break;
  88. #endif
  89. default:
  90. reg = axp_get_gpio_ctrl_reg(pin);
  91. if (reg == 0)
  92. return -EINVAL;
  93. ret = pmic_bus_read(AXP_GPIO_STATE, &val);
  94. mask = 1 << (pin + AXP_GPIO_STATE_OFFSET);
  95. }
  96. if (ret)
  97. return ret;
  98. return (val & mask) ? 1 : 0;
  99. }
  100. static int axp_gpio_set_value(struct udevice *dev, unsigned pin, int val)
  101. {
  102. u8 reg;
  103. switch (pin) {
  104. #ifdef AXP_MISC_CTRL_N_VBUSEN_FUNC
  105. /* Only available on later PMICs */
  106. case SUNXI_GPIO_AXP0_VBUS_ENABLE:
  107. if (val)
  108. return pmic_bus_setbits(AXP_VBUS_IPSOUT,
  109. AXP_VBUS_IPSOUT_DRIVEBUS);
  110. else
  111. return pmic_bus_clrbits(AXP_VBUS_IPSOUT,
  112. AXP_VBUS_IPSOUT_DRIVEBUS);
  113. #endif
  114. default:
  115. reg = axp_get_gpio_ctrl_reg(pin);
  116. if (reg == 0)
  117. return -EINVAL;
  118. return pmic_bus_write(reg, val ? AXP_GPIO_CTRL_OUTPUT_HIGH :
  119. AXP_GPIO_CTRL_OUTPUT_LOW);
  120. }
  121. }
  122. static const struct dm_gpio_ops gpio_axp_ops = {
  123. .direction_input = axp_gpio_direction_input,
  124. .direction_output = axp_gpio_direction_output,
  125. .get_value = axp_gpio_get_value,
  126. .set_value = axp_gpio_set_value,
  127. };
  128. static int gpio_axp_probe(struct udevice *dev)
  129. {
  130. struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
  131. /* Tell the uclass how many GPIOs we have */
  132. uc_priv->bank_name = strdup(SUNXI_GPIO_AXP0_PREFIX);
  133. uc_priv->gpio_count = SUNXI_GPIO_AXP0_GPIO_COUNT;
  134. return 0;
  135. }
  136. U_BOOT_DRIVER(gpio_axp) = {
  137. .name = "gpio_axp",
  138. .id = UCLASS_GPIO,
  139. .ops = &gpio_axp_ops,
  140. .probe = gpio_axp_probe,
  141. };
  142. int axp_gpio_init(void)
  143. {
  144. struct udevice *dev;
  145. int ret;
  146. ret = pmic_bus_init();
  147. if (ret)
  148. return ret;
  149. /* There is no devicetree support for the axp yet, so bind directly */
  150. ret = device_bind_driver(dm_root(), "gpio_axp", "AXP-gpio", &dev);
  151. if (ret)
  152. return ret;
  153. return 0;
  154. }