xilinx.c 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287
  1. /*
  2. * (C) Copyright 2012-2013, Xilinx, Michal Simek
  3. *
  4. * (C) Copyright 2002
  5. * Rich Ireland, Enterasys Networks, rireland@enterasys.com.
  6. * Keith Outwater, keith_outwater@mvis.com
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. /*
  11. * Xilinx FPGA support
  12. */
  13. #include <common.h>
  14. #include <fpga.h>
  15. #include <virtex2.h>
  16. #include <spartan2.h>
  17. #include <spartan3.h>
  18. #include <zynqpl.h>
  19. /* Local Static Functions */
  20. static int xilinx_validate(xilinx_desc *desc, char *fn);
  21. /* ------------------------------------------------------------------------- */
  22. int fpga_loadbitstream(int devnum, char *fpgadata, size_t size,
  23. bitstream_type bstype)
  24. {
  25. unsigned int length;
  26. unsigned int swapsize;
  27. char buffer[80];
  28. unsigned char *dataptr;
  29. unsigned int i;
  30. const fpga_desc *desc;
  31. xilinx_desc *xdesc;
  32. dataptr = (unsigned char *)fpgadata;
  33. /* Find out fpga_description */
  34. desc = fpga_validate(devnum, dataptr, 0, (char *)__func__);
  35. /* Assign xilinx device description */
  36. xdesc = desc->devdesc;
  37. /* skip the first bytes of the bitsteam, their meaning is unknown */
  38. length = (*dataptr << 8) + *(dataptr + 1);
  39. dataptr += 2;
  40. dataptr += length;
  41. /* get design name (identifier, length, string) */
  42. length = (*dataptr << 8) + *(dataptr + 1);
  43. dataptr += 2;
  44. if (*dataptr++ != 0x61) {
  45. debug("%s: Design name id not recognized in bitstream\n",
  46. __func__);
  47. return FPGA_FAIL;
  48. }
  49. length = (*dataptr << 8) + *(dataptr + 1);
  50. dataptr += 2;
  51. for (i = 0; i < length; i++)
  52. buffer[i] = *dataptr++;
  53. printf(" design filename = \"%s\"\n", buffer);
  54. /* get part number (identifier, length, string) */
  55. if (*dataptr++ != 0x62) {
  56. printf("%s: Part number id not recognized in bitstream\n",
  57. __func__);
  58. return FPGA_FAIL;
  59. }
  60. length = (*dataptr << 8) + *(dataptr + 1);
  61. dataptr += 2;
  62. for (i = 0; i < length; i++)
  63. buffer[i] = *dataptr++;
  64. if (xdesc->name) {
  65. i = (ulong)strstr(buffer, xdesc->name);
  66. if (!i) {
  67. printf("%s: Wrong bitstream ID for this device\n",
  68. __func__);
  69. printf("%s: Bitstream ID %s, current device ID %d/%s\n",
  70. __func__, buffer, devnum, xdesc->name);
  71. return FPGA_FAIL;
  72. }
  73. } else {
  74. printf("%s: Please fill correct device ID to xilinx_desc\n",
  75. __func__);
  76. }
  77. printf(" part number = \"%s\"\n", buffer);
  78. /* get date (identifier, length, string) */
  79. if (*dataptr++ != 0x63) {
  80. printf("%s: Date identifier not recognized in bitstream\n",
  81. __func__);
  82. return FPGA_FAIL;
  83. }
  84. length = (*dataptr << 8) + *(dataptr+1);
  85. dataptr += 2;
  86. for (i = 0; i < length; i++)
  87. buffer[i] = *dataptr++;
  88. printf(" date = \"%s\"\n", buffer);
  89. /* get time (identifier, length, string) */
  90. if (*dataptr++ != 0x64) {
  91. printf("%s: Time identifier not recognized in bitstream\n",
  92. __func__);
  93. return FPGA_FAIL;
  94. }
  95. length = (*dataptr << 8) + *(dataptr+1);
  96. dataptr += 2;
  97. for (i = 0; i < length; i++)
  98. buffer[i] = *dataptr++;
  99. printf(" time = \"%s\"\n", buffer);
  100. /* get fpga data length (identifier, length) */
  101. if (*dataptr++ != 0x65) {
  102. printf("%s: Data length id not recognized in bitstream\n",
  103. __func__);
  104. return FPGA_FAIL;
  105. }
  106. swapsize = ((unsigned int) *dataptr << 24) +
  107. ((unsigned int) *(dataptr + 1) << 16) +
  108. ((unsigned int) *(dataptr + 2) << 8) +
  109. ((unsigned int) *(dataptr + 3));
  110. dataptr += 4;
  111. printf(" bytes in bitstream = %d\n", swapsize);
  112. return fpga_load(devnum, dataptr, swapsize, bstype);
  113. }
  114. int xilinx_load(xilinx_desc *desc, const void *buf, size_t bsize,
  115. bitstream_type bstype)
  116. {
  117. if (!xilinx_validate (desc, (char *)__FUNCTION__)) {
  118. printf ("%s: Invalid device descriptor\n", __FUNCTION__);
  119. return FPGA_FAIL;
  120. }
  121. if (!desc->operations || !desc->operations->load) {
  122. printf("%s: Missing load operation\n", __func__);
  123. return FPGA_FAIL;
  124. }
  125. return desc->operations->load(desc, buf, bsize, bstype);
  126. }
  127. #if defined(CONFIG_CMD_FPGA_LOADFS)
  128. int xilinx_loadfs(xilinx_desc *desc, const void *buf, size_t bsize,
  129. fpga_fs_info *fpga_fsinfo)
  130. {
  131. if (!xilinx_validate(desc, (char *)__func__)) {
  132. printf("%s: Invalid device descriptor\n", __func__);
  133. return FPGA_FAIL;
  134. }
  135. if (!desc->operations || !desc->operations->loadfs) {
  136. printf("%s: Missing loadfs operation\n", __func__);
  137. return FPGA_FAIL;
  138. }
  139. return desc->operations->loadfs(desc, buf, bsize, fpga_fsinfo);
  140. }
  141. #endif
  142. int xilinx_dump(xilinx_desc *desc, const void *buf, size_t bsize)
  143. {
  144. if (!xilinx_validate (desc, (char *)__FUNCTION__)) {
  145. printf ("%s: Invalid device descriptor\n", __FUNCTION__);
  146. return FPGA_FAIL;
  147. }
  148. if (!desc->operations || !desc->operations->dump) {
  149. printf("%s: Missing dump operation\n", __func__);
  150. return FPGA_FAIL;
  151. }
  152. return desc->operations->dump(desc, buf, bsize);
  153. }
  154. int xilinx_info(xilinx_desc *desc)
  155. {
  156. int ret_val = FPGA_FAIL;
  157. if (xilinx_validate (desc, (char *)__FUNCTION__)) {
  158. printf ("Family: \t");
  159. switch (desc->family) {
  160. case xilinx_spartan2:
  161. printf ("Spartan-II\n");
  162. break;
  163. case xilinx_spartan3:
  164. printf ("Spartan-III\n");
  165. break;
  166. case xilinx_virtex2:
  167. printf ("Virtex-II\n");
  168. break;
  169. case xilinx_zynq:
  170. printf("Zynq PL\n");
  171. break;
  172. case xilinx_zynqmp:
  173. printf("ZynqMP PL\n");
  174. break;
  175. /* Add new family types here */
  176. default:
  177. printf ("Unknown family type, %d\n", desc->family);
  178. }
  179. printf ("Interface type:\t");
  180. switch (desc->iface) {
  181. case slave_serial:
  182. printf ("Slave Serial\n");
  183. break;
  184. case master_serial: /* Not used */
  185. printf ("Master Serial\n");
  186. break;
  187. case slave_parallel:
  188. printf ("Slave Parallel\n");
  189. break;
  190. case jtag_mode: /* Not used */
  191. printf ("JTAG Mode\n");
  192. break;
  193. case slave_selectmap:
  194. printf ("Slave SelectMap Mode\n");
  195. break;
  196. case master_selectmap:
  197. printf ("Master SelectMap Mode\n");
  198. break;
  199. case devcfg:
  200. printf("Device configuration interface (Zynq)\n");
  201. break;
  202. case csu_dma:
  203. printf("csu_dma configuration interface (ZynqMP)\n");
  204. break;
  205. /* Add new interface types here */
  206. default:
  207. printf ("Unsupported interface type, %d\n", desc->iface);
  208. }
  209. printf("Device Size: \t%zd bytes\n"
  210. "Cookie: \t0x%x (%d)\n",
  211. desc->size, desc->cookie, desc->cookie);
  212. if (desc->name)
  213. printf("Device name: \t%s\n", desc->name);
  214. if (desc->iface_fns)
  215. printf ("Device Function Table @ 0x%p\n", desc->iface_fns);
  216. else
  217. printf ("No Device Function Table.\n");
  218. if (desc->operations && desc->operations->info)
  219. desc->operations->info(desc);
  220. ret_val = FPGA_SUCCESS;
  221. } else {
  222. printf ("%s: Invalid device descriptor\n", __FUNCTION__);
  223. }
  224. return ret_val;
  225. }
  226. /* ------------------------------------------------------------------------- */
  227. static int xilinx_validate(xilinx_desc *desc, char *fn)
  228. {
  229. int ret_val = false;
  230. if (desc) {
  231. if ((desc->family > min_xilinx_type) &&
  232. (desc->family < max_xilinx_type)) {
  233. if ((desc->iface > min_xilinx_iface_type) &&
  234. (desc->iface < max_xilinx_iface_type)) {
  235. if (desc->size) {
  236. ret_val = true;
  237. } else
  238. printf ("%s: NULL part size\n", fn);
  239. } else
  240. printf ("%s: Invalid Interface type, %d\n",
  241. fn, desc->iface);
  242. } else
  243. printf ("%s: Invalid family type, %d\n", fn, desc->family);
  244. } else
  245. printf ("%s: NULL descriptor!\n", fn);
  246. return ret_val;
  247. }