util.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425
  1. /*
  2. * Copyright 2008-2014 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0
  5. */
  6. #include <common.h>
  7. #ifdef CONFIG_PPC
  8. #include <asm/fsl_law.h>
  9. #endif
  10. #include <div64.h>
  11. #include <fsl_ddr.h>
  12. #include <fsl_immap.h>
  13. #include <asm/io.h>
  14. /* To avoid 64-bit full-divides, we factor this here */
  15. #define ULL_2E12 2000000000000ULL
  16. #define UL_5POW12 244140625UL
  17. #define UL_2POW13 (1UL << 13)
  18. #define ULL_8FS 0xFFFFFFFFULL
  19. u32 fsl_ddr_get_version(unsigned int ctrl_num)
  20. {
  21. struct ccsr_ddr __iomem *ddr;
  22. u32 ver_major_minor_errata;
  23. switch (ctrl_num) {
  24. case 0:
  25. ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
  26. break;
  27. #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 1)
  28. case 1:
  29. ddr = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
  30. break;
  31. #endif
  32. #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 2)
  33. case 2:
  34. ddr = (void *)CONFIG_SYS_FSL_DDR3_ADDR;
  35. break;
  36. #endif
  37. #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 3)
  38. case 3:
  39. ddr = (void *)CONFIG_SYS_FSL_DDR4_ADDR;
  40. break;
  41. #endif
  42. default:
  43. printf("%s unexpected ctrl_num = %u\n", __func__, ctrl_num);
  44. return 0;
  45. }
  46. ver_major_minor_errata = (ddr_in32(&ddr->ip_rev1) & 0xFFFF) << 8;
  47. ver_major_minor_errata |= (ddr_in32(&ddr->ip_rev2) & 0xFF00) >> 8;
  48. return ver_major_minor_errata;
  49. }
  50. /*
  51. * Round up mclk_ps to nearest 1 ps in memory controller code
  52. * if the error is 0.5ps or more.
  53. *
  54. * If an imprecise data rate is too high due to rounding error
  55. * propagation, compute a suitably rounded mclk_ps to compute
  56. * a working memory controller configuration.
  57. */
  58. unsigned int get_memory_clk_period_ps(const unsigned int ctrl_num)
  59. {
  60. unsigned int data_rate = get_ddr_freq(ctrl_num);
  61. unsigned int result;
  62. /* Round to nearest 10ps, being careful about 64-bit multiply/divide */
  63. unsigned long long rem, mclk_ps = ULL_2E12;
  64. /* Now perform the big divide, the result fits in 32-bits */
  65. rem = do_div(mclk_ps, data_rate);
  66. result = (rem >= (data_rate >> 1)) ? mclk_ps + 1 : mclk_ps;
  67. return result;
  68. }
  69. /* Convert picoseconds into DRAM clock cycles (rounding up if needed). */
  70. unsigned int picos_to_mclk(const unsigned int ctrl_num, unsigned int picos)
  71. {
  72. unsigned long long clks, clks_rem;
  73. unsigned long data_rate = get_ddr_freq(ctrl_num);
  74. /* Short circuit for zero picos */
  75. if (!picos)
  76. return 0;
  77. /* First multiply the time by the data rate (32x32 => 64) */
  78. clks = picos * (unsigned long long)data_rate;
  79. /*
  80. * Now divide by 5^12 and track the 32-bit remainder, then divide
  81. * by 2*(2^12) using shifts (and updating the remainder).
  82. */
  83. clks_rem = do_div(clks, UL_5POW12);
  84. clks_rem += (clks & (UL_2POW13-1)) * UL_5POW12;
  85. clks >>= 13;
  86. /* If we had a remainder greater than the 1ps error, then round up */
  87. if (clks_rem > data_rate)
  88. clks++;
  89. /* Clamp to the maximum representable value */
  90. if (clks > ULL_8FS)
  91. clks = ULL_8FS;
  92. return (unsigned int) clks;
  93. }
  94. unsigned int mclk_to_picos(const unsigned int ctrl_num, unsigned int mclk)
  95. {
  96. return get_memory_clk_period_ps(ctrl_num) * mclk;
  97. }
  98. #ifdef CONFIG_PPC
  99. void
  100. __fsl_ddr_set_lawbar(const common_timing_params_t *memctl_common_params,
  101. unsigned int law_memctl,
  102. unsigned int ctrl_num)
  103. {
  104. unsigned long long base = memctl_common_params->base_address;
  105. unsigned long long size = memctl_common_params->total_mem;
  106. /*
  107. * If no DIMMs on this controller, do not proceed any further.
  108. */
  109. if (!memctl_common_params->ndimms_present) {
  110. return;
  111. }
  112. #if !defined(CONFIG_PHYS_64BIT)
  113. if (base >= CONFIG_MAX_MEM_MAPPED)
  114. return;
  115. if ((base + size) >= CONFIG_MAX_MEM_MAPPED)
  116. size = CONFIG_MAX_MEM_MAPPED - base;
  117. #endif
  118. if (set_ddr_laws(base, size, law_memctl) < 0) {
  119. printf("%s: ERROR (ctrl #%d, TRGT ID=%x)\n", __func__, ctrl_num,
  120. law_memctl);
  121. return ;
  122. }
  123. debug("setup ddr law base = 0x%llx, size 0x%llx, TRGT_ID 0x%x\n",
  124. base, size, law_memctl);
  125. }
  126. __attribute__((weak, alias("__fsl_ddr_set_lawbar"))) void
  127. fsl_ddr_set_lawbar(const common_timing_params_t *memctl_common_params,
  128. unsigned int memctl_interleaved,
  129. unsigned int ctrl_num);
  130. #endif
  131. void fsl_ddr_set_intl3r(const unsigned int granule_size)
  132. {
  133. #ifdef CONFIG_E6500
  134. u32 *mcintl3r = (void *) (CONFIG_SYS_IMMR + 0x18004);
  135. *mcintl3r = 0x80000000 | (granule_size & 0x1f);
  136. debug("Enable MCINTL3R with granule size 0x%x\n", granule_size);
  137. #endif
  138. }
  139. u32 fsl_ddr_get_intl3r(void)
  140. {
  141. u32 val = 0;
  142. #ifdef CONFIG_E6500
  143. u32 *mcintl3r = (void *) (CONFIG_SYS_IMMR + 0x18004);
  144. val = *mcintl3r;
  145. #endif
  146. return val;
  147. }
  148. void print_ddr_info(unsigned int start_ctrl)
  149. {
  150. struct ccsr_ddr __iomem *ddr =
  151. (struct ccsr_ddr __iomem *)(CONFIG_SYS_FSL_DDR_ADDR);
  152. #if defined(CONFIG_E6500) && (CONFIG_SYS_NUM_DDR_CTLRS == 3)
  153. u32 *mcintl3r = (void *) (CONFIG_SYS_IMMR + 0x18004);
  154. #endif
  155. #if (CONFIG_SYS_NUM_DDR_CTLRS > 1)
  156. uint32_t cs0_config = ddr_in32(&ddr->cs0_config);
  157. #endif
  158. uint32_t sdram_cfg = ddr_in32(&ddr->sdram_cfg);
  159. int cas_lat;
  160. #if CONFIG_SYS_NUM_DDR_CTLRS >= 2
  161. if ((!(sdram_cfg & SDRAM_CFG_MEM_EN)) ||
  162. (start_ctrl == 1)) {
  163. ddr = (void __iomem *)CONFIG_SYS_FSL_DDR2_ADDR;
  164. sdram_cfg = ddr_in32(&ddr->sdram_cfg);
  165. }
  166. #endif
  167. #if CONFIG_SYS_NUM_DDR_CTLRS >= 3
  168. if ((!(sdram_cfg & SDRAM_CFG_MEM_EN)) ||
  169. (start_ctrl == 2)) {
  170. ddr = (void __iomem *)CONFIG_SYS_FSL_DDR3_ADDR;
  171. sdram_cfg = ddr_in32(&ddr->sdram_cfg);
  172. }
  173. #endif
  174. if (!(sdram_cfg & SDRAM_CFG_MEM_EN)) {
  175. puts(" (DDR not enabled)\n");
  176. return;
  177. }
  178. puts(" (DDR");
  179. switch ((sdram_cfg & SDRAM_CFG_SDRAM_TYPE_MASK) >>
  180. SDRAM_CFG_SDRAM_TYPE_SHIFT) {
  181. case SDRAM_TYPE_DDR1:
  182. puts("1");
  183. break;
  184. case SDRAM_TYPE_DDR2:
  185. puts("2");
  186. break;
  187. case SDRAM_TYPE_DDR3:
  188. puts("3");
  189. break;
  190. case SDRAM_TYPE_DDR4:
  191. puts("4");
  192. break;
  193. default:
  194. puts("?");
  195. break;
  196. }
  197. if (sdram_cfg & SDRAM_CFG_32_BE)
  198. puts(", 32-bit");
  199. else if (sdram_cfg & SDRAM_CFG_16_BE)
  200. puts(", 16-bit");
  201. else
  202. puts(", 64-bit");
  203. /* Calculate CAS latency based on timing cfg values */
  204. cas_lat = ((ddr_in32(&ddr->timing_cfg_1) >> 16) & 0xf);
  205. if (fsl_ddr_get_version(0) <= 0x40400)
  206. cas_lat += 1;
  207. else
  208. cas_lat += 2;
  209. cas_lat += ((ddr_in32(&ddr->timing_cfg_3) >> 12) & 3) << 4;
  210. printf(", CL=%d", cas_lat >> 1);
  211. if (cas_lat & 0x1)
  212. puts(".5");
  213. if (sdram_cfg & SDRAM_CFG_ECC_EN)
  214. puts(", ECC on)");
  215. else
  216. puts(", ECC off)");
  217. #if (CONFIG_SYS_NUM_DDR_CTLRS == 3)
  218. #ifdef CONFIG_E6500
  219. if (*mcintl3r & 0x80000000) {
  220. puts("\n");
  221. puts(" DDR Controller Interleaving Mode: ");
  222. switch (*mcintl3r & 0x1f) {
  223. case FSL_DDR_3WAY_1KB_INTERLEAVING:
  224. puts("3-way 1KB");
  225. break;
  226. case FSL_DDR_3WAY_4KB_INTERLEAVING:
  227. puts("3-way 4KB");
  228. break;
  229. case FSL_DDR_3WAY_8KB_INTERLEAVING:
  230. puts("3-way 8KB");
  231. break;
  232. default:
  233. puts("3-way UNKNOWN");
  234. break;
  235. }
  236. }
  237. #endif
  238. #endif
  239. #if (CONFIG_SYS_NUM_DDR_CTLRS >= 2)
  240. if ((cs0_config & 0x20000000) && (start_ctrl == 0)) {
  241. puts("\n");
  242. puts(" DDR Controller Interleaving Mode: ");
  243. switch ((cs0_config >> 24) & 0xf) {
  244. case FSL_DDR_256B_INTERLEAVING:
  245. puts("256B");
  246. break;
  247. case FSL_DDR_CACHE_LINE_INTERLEAVING:
  248. puts("cache line");
  249. break;
  250. case FSL_DDR_PAGE_INTERLEAVING:
  251. puts("page");
  252. break;
  253. case FSL_DDR_BANK_INTERLEAVING:
  254. puts("bank");
  255. break;
  256. case FSL_DDR_SUPERBANK_INTERLEAVING:
  257. puts("super-bank");
  258. break;
  259. default:
  260. puts("invalid");
  261. break;
  262. }
  263. }
  264. #endif
  265. if ((sdram_cfg >> 8) & 0x7f) {
  266. puts("\n");
  267. puts(" DDR Chip-Select Interleaving Mode: ");
  268. switch(sdram_cfg >> 8 & 0x7f) {
  269. case FSL_DDR_CS0_CS1_CS2_CS3:
  270. puts("CS0+CS1+CS2+CS3");
  271. break;
  272. case FSL_DDR_CS0_CS1:
  273. puts("CS0+CS1");
  274. break;
  275. case FSL_DDR_CS2_CS3:
  276. puts("CS2+CS3");
  277. break;
  278. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  279. puts("CS0+CS1 and CS2+CS3");
  280. break;
  281. default:
  282. puts("invalid");
  283. break;
  284. }
  285. }
  286. }
  287. void __weak detail_board_ddr_info(void)
  288. {
  289. print_ddr_info(0);
  290. }
  291. void board_add_ram_info(int use_default)
  292. {
  293. detail_board_ddr_info();
  294. }
  295. #ifdef CONFIG_FSL_DDR_SYNC_REFRESH
  296. #define DDRC_DEBUG20_INIT_DONE 0x80000000
  297. #define DDRC_DEBUG2_RF 0x00000040
  298. void fsl_ddr_sync_memctl_refresh(unsigned int first_ctrl,
  299. unsigned int last_ctrl)
  300. {
  301. unsigned int i;
  302. u32 ddrc_debug20;
  303. u32 ddrc_debug2[CONFIG_SYS_NUM_DDR_CTLRS] = {};
  304. u32 *ddrc_debug2_p[CONFIG_SYS_NUM_DDR_CTLRS] = {};
  305. struct ccsr_ddr __iomem *ddr;
  306. for (i = first_ctrl; i <= last_ctrl; i++) {
  307. switch (i) {
  308. case 0:
  309. ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
  310. break;
  311. #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 1)
  312. case 1:
  313. ddr = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
  314. break;
  315. #endif
  316. #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 2)
  317. case 2:
  318. ddr = (void *)CONFIG_SYS_FSL_DDR3_ADDR;
  319. break;
  320. #endif
  321. #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 3)
  322. case 3:
  323. ddr = (void *)CONFIG_SYS_FSL_DDR4_ADDR;
  324. break;
  325. #endif
  326. default:
  327. printf("%s unexpected ctrl = %u\n", __func__, i);
  328. return;
  329. }
  330. ddrc_debug20 = ddr_in32(&ddr->debug[19]);
  331. ddrc_debug2_p[i] = &ddr->debug[1];
  332. while (!(ddrc_debug20 & DDRC_DEBUG20_INIT_DONE)) {
  333. /* keep polling until DDRC init is done */
  334. udelay(100);
  335. ddrc_debug20 = ddr_in32(&ddr->debug[19]);
  336. }
  337. ddrc_debug2[i] = ddr_in32(&ddr->debug[1]) | DDRC_DEBUG2_RF;
  338. }
  339. /*
  340. * Sync refresh
  341. * This is put together to make sure the refresh reqeusts are sent
  342. * closely to each other.
  343. */
  344. for (i = first_ctrl; i <= last_ctrl; i++)
  345. ddr_out32(ddrc_debug2_p[i], ddrc_debug2[i]);
  346. }
  347. #endif /* CONFIG_FSL_DDR_SYNC_REFRESH */
  348. void remove_unused_controllers(fsl_ddr_info_t *info)
  349. {
  350. #ifdef CONFIG_FSL_LSCH3
  351. int i;
  352. u64 nodeid;
  353. void *hnf_sam_ctrl = (void *)(CCI_HN_F_0_BASE + CCN_HN_F_SAM_CTL);
  354. bool ddr0_used = false;
  355. bool ddr1_used = false;
  356. for (i = 0; i < 8; i++) {
  357. nodeid = in_le64(hnf_sam_ctrl) & CCN_HN_F_SAM_NODEID_MASK;
  358. if (nodeid == CCN_HN_F_SAM_NODEID_DDR0) {
  359. ddr0_used = true;
  360. } else if (nodeid == CCN_HN_F_SAM_NODEID_DDR1) {
  361. ddr1_used = true;
  362. } else {
  363. printf("Unknown nodeid in HN-F SAM control: 0x%llx\n",
  364. nodeid);
  365. }
  366. hnf_sam_ctrl += (CCI_HN_F_1_BASE - CCI_HN_F_0_BASE);
  367. }
  368. if (!ddr0_used && !ddr1_used) {
  369. printf("Invalid configuration in HN-F SAM control\n");
  370. return;
  371. }
  372. if (!ddr0_used && info->first_ctrl == 0) {
  373. info->first_ctrl = 1;
  374. info->num_ctrls = 1;
  375. debug("First DDR controller disabled\n");
  376. return;
  377. }
  378. if (!ddr1_used && info->first_ctrl + info->num_ctrls > 1) {
  379. info->num_ctrls = 1;
  380. debug("Second DDR controller disabled\n");
  381. }
  382. #endif
  383. }