mpc86xx_ddr.c 2.2 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283
  1. /*
  2. * Copyright 2008 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0
  5. */
  6. #include <common.h>
  7. #include <asm/io.h>
  8. #include <fsl_ddr_sdram.h>
  9. #if (CONFIG_CHIP_SELECTS_PER_CTRL > 4)
  10. #error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL
  11. #endif
  12. void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
  13. unsigned int ctrl_num, int step)
  14. {
  15. unsigned int i;
  16. struct ccsr_ddr __iomem *ddr;
  17. switch (ctrl_num) {
  18. case 0:
  19. ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
  20. break;
  21. case 1:
  22. ddr = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
  23. break;
  24. default:
  25. printf("%s unexpected ctrl_num = %u\n", __FUNCTION__, ctrl_num);
  26. return;
  27. }
  28. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  29. if (i == 0) {
  30. out_be32(&ddr->cs0_bnds, regs->cs[i].bnds);
  31. out_be32(&ddr->cs0_config, regs->cs[i].config);
  32. } else if (i == 1) {
  33. out_be32(&ddr->cs1_bnds, regs->cs[i].bnds);
  34. out_be32(&ddr->cs1_config, regs->cs[i].config);
  35. } else if (i == 2) {
  36. out_be32(&ddr->cs2_bnds, regs->cs[i].bnds);
  37. out_be32(&ddr->cs2_config, regs->cs[i].config);
  38. } else if (i == 3) {
  39. out_be32(&ddr->cs3_bnds, regs->cs[i].bnds);
  40. out_be32(&ddr->cs3_config, regs->cs[i].config);
  41. }
  42. }
  43. out_be32(&ddr->timing_cfg_3, regs->timing_cfg_3);
  44. out_be32(&ddr->timing_cfg_0, regs->timing_cfg_0);
  45. out_be32(&ddr->timing_cfg_1, regs->timing_cfg_1);
  46. out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2);
  47. out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
  48. out_be32(&ddr->sdram_mode, regs->ddr_sdram_mode);
  49. out_be32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2);
  50. out_be32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl);
  51. out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval);
  52. out_be32(&ddr->sdram_data_init, regs->ddr_data_init);
  53. out_be32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl);
  54. out_be32(&ddr->init_addr, regs->ddr_init_addr);
  55. out_be32(&ddr->init_ext_addr, regs->ddr_init_ext_addr);
  56. debug("before go\n");
  57. /*
  58. * 200 painful micro-seconds must elapse between
  59. * the DDR clock setup and the DDR config enable.
  60. */
  61. udelay(200);
  62. asm volatile("sync;isync");
  63. out_be32(&ddr->sdram_cfg, regs->ddr_sdram_cfg);
  64. /*
  65. * Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done
  66. */
  67. while (in_be32(&ddr->sdram_cfg_2) & 0x10) {
  68. udelay(10000); /* throttle polling rate */
  69. }
  70. }