fsl_mmdc.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156
  1. /*
  2. * Copyright 2016 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. /*
  7. * Generic driver for Freescale MMDC(Multi Mode DDR Controller).
  8. */
  9. #include <common.h>
  10. #include <fsl_mmdc.h>
  11. #include <asm/io.h>
  12. static void set_wait_for_bits_clear(void *ptr, u32 value, u32 bits)
  13. {
  14. int timeout = 1000;
  15. out_be32(ptr, value);
  16. while (in_be32(ptr) & bits) {
  17. udelay(100);
  18. timeout--;
  19. }
  20. if (timeout <= 0)
  21. printf("Error: %p wait for clear timeout.\n", ptr);
  22. }
  23. void mmdc_init(const struct fsl_mmdc_info *priv)
  24. {
  25. struct mmdc_regs *mmdc = (struct mmdc_regs *)CONFIG_SYS_FSL_DDR_ADDR;
  26. unsigned int tmp;
  27. /* 1. set configuration request */
  28. out_be32(&mmdc->mdscr, MDSCR_ENABLE_CON_REQ);
  29. /* 2. configure the desired timing parameters */
  30. out_be32(&mmdc->mdotc, priv->mdotc);
  31. out_be32(&mmdc->mdcfg0, priv->mdcfg0);
  32. out_be32(&mmdc->mdcfg1, priv->mdcfg1);
  33. out_be32(&mmdc->mdcfg2, priv->mdcfg2);
  34. /* 3. configure DDR type and other miscellaneous parameters */
  35. out_be32(&mmdc->mdmisc, priv->mdmisc);
  36. out_be32(&mmdc->mpmur0, MMDC_MPMUR0_FRC_MSR);
  37. out_be32(&mmdc->mdrwd, priv->mdrwd);
  38. out_be32(&mmdc->mpodtctrl, priv->mpodtctrl);
  39. /* 4. configure the required delay while leaving reset */
  40. out_be32(&mmdc->mdor, priv->mdor);
  41. /* 5. configure DDR physical parameters */
  42. /* set row/column address width, burst length, data bus width */
  43. tmp = priv->mdctl & ~(MDCTL_SDE0 | MDCTL_SDE1);
  44. out_be32(&mmdc->mdctl, tmp);
  45. /* configure address space partition */
  46. out_be32(&mmdc->mdasp, priv->mdasp);
  47. /* 6. perform a ZQ calibration - not needed here, doing in #8b */
  48. /* 7. enable MMDC with the desired chip select */
  49. #if (CONFIG_CHIP_SELECTS_PER_CTRL == 1)
  50. out_be32(&mmdc->mdctl, tmp | MDCTL_SDE0);
  51. #elif (CONFIG_CHIP_SELECTS_PER_CTRL == 2)
  52. out_be32(&mmdc->mdctl, tmp | MDCTL_SDE0 | MDCTL_SDE1);
  53. #endif
  54. /* 8a. dram init sequence: update MRs for ZQ, ODT, PRE, etc */
  55. out_be32(&mmdc->mdscr, CMD_ADDR_LSB_MR_ADDR(8) | MDSCR_ENABLE_CON_REQ |
  56. CMD_LOAD_MODE_REG | CMD_BANK_ADDR_2);
  57. out_be32(&mmdc->mdscr, CMD_ADDR_LSB_MR_ADDR(0) | MDSCR_ENABLE_CON_REQ |
  58. CMD_LOAD_MODE_REG | CMD_BANK_ADDR_3);
  59. out_be32(&mmdc->mdscr, CMD_ADDR_LSB_MR_ADDR(4) | MDSCR_ENABLE_CON_REQ |
  60. CMD_LOAD_MODE_REG | CMD_BANK_ADDR_1);
  61. out_be32(&mmdc->mdscr, CMD_ADDR_MSB_MR_OP(0x19) |
  62. CMD_ADDR_LSB_MR_ADDR(0x30) |
  63. MDSCR_ENABLE_CON_REQ |
  64. CMD_LOAD_MODE_REG | CMD_BANK_ADDR_0);
  65. /* 8b. ZQ calibration */
  66. out_be32(&mmdc->mdscr, CMD_ADDR_MSB_MR_OP(0x4) | MDSCR_ENABLE_CON_REQ |
  67. CMD_ZQ_CALIBRATION | CMD_BANK_ADDR_0);
  68. set_wait_for_bits_clear(&mmdc->mpzqhwctrl, priv->mpzqhwctrl,
  69. MPZQHWCTRL_ZQ_HW_FORCE);
  70. /* 9a. calibrations now, wr lvl */
  71. out_be32(&mmdc->mdscr, CMD_ADDR_LSB_MR_ADDR(0x84) |
  72. MDSCR_ENABLE_CON_REQ |
  73. CMD_LOAD_MODE_REG | CMD_BANK_ADDR_1);
  74. out_be32(&mmdc->mdscr, MDSCR_ENABLE_CON_REQ | MDSCR_WL_EN |
  75. CMD_NORMAL);
  76. set_wait_for_bits_clear(&mmdc->mpwlgcr, MPWLGCR_HW_WL_EN,
  77. MPWLGCR_HW_WL_EN);
  78. mdelay(1);
  79. out_be32(&mmdc->mdscr, CMD_ADDR_LSB_MR_ADDR(4) | MDSCR_ENABLE_CON_REQ |
  80. CMD_LOAD_MODE_REG | CMD_BANK_ADDR_1);
  81. out_be32(&mmdc->mdscr, MDSCR_ENABLE_CON_REQ);
  82. mdelay(1);
  83. /* 9b. read DQS gating calibration */
  84. out_be32(&mmdc->mdscr, CMD_ADDR_MSB_MR_OP(4) | MDSCR_ENABLE_CON_REQ |
  85. CMD_PRECHARGE_BANK_OPEN | CMD_BANK_ADDR_0);
  86. out_be32(&mmdc->mdscr, CMD_ADDR_LSB_MR_ADDR(4) | MDSCR_ENABLE_CON_REQ |
  87. CMD_LOAD_MODE_REG | CMD_BANK_ADDR_3);
  88. out_be32(&mmdc->mppdcmpr2, MPPDCMPR2_MPR_COMPARE_EN);
  89. /* set absolute read delay offset */
  90. if (priv->mprddlctl)
  91. out_be32(&mmdc->mprddlctl, priv->mprddlctl);
  92. else
  93. out_be32(&mmdc->mprddlctl, MMDC_MPRDDLCTL_DEFAULT_DELAY);
  94. set_wait_for_bits_clear(&mmdc->mpdgctrl0,
  95. AUTO_RD_DQS_GATING_CALIBRATION_EN,
  96. AUTO_RD_DQS_GATING_CALIBRATION_EN);
  97. out_be32(&mmdc->mdscr, MDSCR_ENABLE_CON_REQ | CMD_LOAD_MODE_REG |
  98. CMD_BANK_ADDR_3);
  99. /* 9c. read calibration */
  100. out_be32(&mmdc->mdscr, CMD_ADDR_MSB_MR_OP(4) | MDSCR_ENABLE_CON_REQ |
  101. CMD_PRECHARGE_BANK_OPEN | CMD_BANK_ADDR_0);
  102. out_be32(&mmdc->mdscr, CMD_ADDR_LSB_MR_ADDR(4) | MDSCR_ENABLE_CON_REQ |
  103. CMD_LOAD_MODE_REG | CMD_BANK_ADDR_3);
  104. out_be32(&mmdc->mppdcmpr2, MPPDCMPR2_MPR_COMPARE_EN);
  105. set_wait_for_bits_clear(&mmdc->mprddlhwctl,
  106. MPRDDLHWCTL_AUTO_RD_CALIBRATION_EN,
  107. MPRDDLHWCTL_AUTO_RD_CALIBRATION_EN);
  108. out_be32(&mmdc->mdscr, MDSCR_ENABLE_CON_REQ | CMD_LOAD_MODE_REG |
  109. CMD_BANK_ADDR_3);
  110. /* 10. configure power-down, self-refresh entry, exit parameters */
  111. out_be32(&mmdc->mdpdc, priv->mdpdc);
  112. out_be32(&mmdc->mapsr, MMDC_MAPSR_PWR_SAV_CTRL_STAT);
  113. /* 11. ZQ config again? do nothing here */
  114. /* 12. refresh scheme */
  115. set_wait_for_bits_clear(&mmdc->mdref, priv->mdref,
  116. MDREF_START_REFRESH);
  117. /* 13. disable CON_REQ */
  118. out_be32(&mmdc->mdscr, MDSCR_DISABLE_CFG_REQ);
  119. }