ctrl_regs.c 74 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662
  1. /*
  2. * Copyright 2008-2014 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. /*
  7. * Generic driver for Freescale DDR/DDR2/DDR3/DDR4 memory controller.
  8. * Based on code from spd_sdram.c
  9. * Author: James Yang [at freescale.com]
  10. */
  11. #include <common.h>
  12. #include <fsl_ddr_sdram.h>
  13. #include <fsl_errata.h>
  14. #include <fsl_ddr.h>
  15. #include <fsl_immap.h>
  16. #include <asm/io.h>
  17. /*
  18. * Determine Rtt value.
  19. *
  20. * This should likely be either board or controller specific.
  21. *
  22. * Rtt(nominal) - DDR2:
  23. * 0 = Rtt disabled
  24. * 1 = 75 ohm
  25. * 2 = 150 ohm
  26. * 3 = 50 ohm
  27. * Rtt(nominal) - DDR3:
  28. * 0 = Rtt disabled
  29. * 1 = 60 ohm
  30. * 2 = 120 ohm
  31. * 3 = 40 ohm
  32. * 4 = 20 ohm
  33. * 5 = 30 ohm
  34. *
  35. * FIXME: Apparently 8641 needs a value of 2
  36. * FIXME: Old code seys if 667 MHz or higher, use 3 on 8572
  37. *
  38. * FIXME: There was some effort down this line earlier:
  39. *
  40. * unsigned int i;
  41. * for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL/2; i++) {
  42. * if (popts->dimmslot[i].num_valid_cs
  43. * && (popts->cs_local_opts[2*i].odt_rd_cfg
  44. * || popts->cs_local_opts[2*i].odt_wr_cfg)) {
  45. * rtt = 2;
  46. * break;
  47. * }
  48. * }
  49. */
  50. static inline int fsl_ddr_get_rtt(void)
  51. {
  52. int rtt;
  53. #if defined(CONFIG_SYS_FSL_DDR1)
  54. rtt = 0;
  55. #elif defined(CONFIG_SYS_FSL_DDR2)
  56. rtt = 3;
  57. #else
  58. rtt = 0;
  59. #endif
  60. return rtt;
  61. }
  62. #ifdef CONFIG_SYS_FSL_DDR4
  63. /*
  64. * compute CAS write latency according to DDR4 spec
  65. * CWL = 9 for <= 1600MT/s
  66. * 10 for <= 1866MT/s
  67. * 11 for <= 2133MT/s
  68. * 12 for <= 2400MT/s
  69. * 14 for <= 2667MT/s
  70. * 16 for <= 2933MT/s
  71. * 18 for higher
  72. */
  73. static inline unsigned int compute_cas_write_latency(
  74. const unsigned int ctrl_num)
  75. {
  76. unsigned int cwl;
  77. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  78. if (mclk_ps >= 1250)
  79. cwl = 9;
  80. else if (mclk_ps >= 1070)
  81. cwl = 10;
  82. else if (mclk_ps >= 935)
  83. cwl = 11;
  84. else if (mclk_ps >= 833)
  85. cwl = 12;
  86. else if (mclk_ps >= 750)
  87. cwl = 14;
  88. else if (mclk_ps >= 681)
  89. cwl = 16;
  90. else
  91. cwl = 18;
  92. return cwl;
  93. }
  94. #else
  95. /*
  96. * compute the CAS write latency according to DDR3 spec
  97. * CWL = 5 if tCK >= 2.5ns
  98. * 6 if 2.5ns > tCK >= 1.875ns
  99. * 7 if 1.875ns > tCK >= 1.5ns
  100. * 8 if 1.5ns > tCK >= 1.25ns
  101. * 9 if 1.25ns > tCK >= 1.07ns
  102. * 10 if 1.07ns > tCK >= 0.935ns
  103. * 11 if 0.935ns > tCK >= 0.833ns
  104. * 12 if 0.833ns > tCK >= 0.75ns
  105. */
  106. static inline unsigned int compute_cas_write_latency(
  107. const unsigned int ctrl_num)
  108. {
  109. unsigned int cwl;
  110. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  111. if (mclk_ps >= 2500)
  112. cwl = 5;
  113. else if (mclk_ps >= 1875)
  114. cwl = 6;
  115. else if (mclk_ps >= 1500)
  116. cwl = 7;
  117. else if (mclk_ps >= 1250)
  118. cwl = 8;
  119. else if (mclk_ps >= 1070)
  120. cwl = 9;
  121. else if (mclk_ps >= 935)
  122. cwl = 10;
  123. else if (mclk_ps >= 833)
  124. cwl = 11;
  125. else if (mclk_ps >= 750)
  126. cwl = 12;
  127. else {
  128. cwl = 12;
  129. printf("Warning: CWL is out of range\n");
  130. }
  131. return cwl;
  132. }
  133. #endif
  134. /* Chip Select Configuration (CSn_CONFIG) */
  135. static void set_csn_config(int dimm_number, int i, fsl_ddr_cfg_regs_t *ddr,
  136. const memctl_options_t *popts,
  137. const dimm_params_t *dimm_params)
  138. {
  139. unsigned int cs_n_en = 0; /* Chip Select enable */
  140. unsigned int intlv_en = 0; /* Memory controller interleave enable */
  141. unsigned int intlv_ctl = 0; /* Interleaving control */
  142. unsigned int ap_n_en = 0; /* Chip select n auto-precharge enable */
  143. unsigned int odt_rd_cfg = 0; /* ODT for reads configuration */
  144. unsigned int odt_wr_cfg = 0; /* ODT for writes configuration */
  145. unsigned int ba_bits_cs_n = 0; /* Num of bank bits for SDRAM on CSn */
  146. unsigned int row_bits_cs_n = 0; /* Num of row bits for SDRAM on CSn */
  147. unsigned int col_bits_cs_n = 0; /* Num of ocl bits for SDRAM on CSn */
  148. int go_config = 0;
  149. #ifdef CONFIG_SYS_FSL_DDR4
  150. unsigned int bg_bits_cs_n = 0; /* Num of bank group bits */
  151. #else
  152. unsigned int n_banks_per_sdram_device;
  153. #endif
  154. /* Compute CS_CONFIG only for existing ranks of each DIMM. */
  155. switch (i) {
  156. case 0:
  157. if (dimm_params[dimm_number].n_ranks > 0) {
  158. go_config = 1;
  159. /* These fields only available in CS0_CONFIG */
  160. if (!popts->memctl_interleaving)
  161. break;
  162. switch (popts->memctl_interleaving_mode) {
  163. case FSL_DDR_256B_INTERLEAVING:
  164. case FSL_DDR_CACHE_LINE_INTERLEAVING:
  165. case FSL_DDR_PAGE_INTERLEAVING:
  166. case FSL_DDR_BANK_INTERLEAVING:
  167. case FSL_DDR_SUPERBANK_INTERLEAVING:
  168. intlv_en = popts->memctl_interleaving;
  169. intlv_ctl = popts->memctl_interleaving_mode;
  170. break;
  171. default:
  172. break;
  173. }
  174. }
  175. break;
  176. case 1:
  177. if ((dimm_number == 0 && dimm_params[0].n_ranks > 1) || \
  178. (dimm_number == 1 && dimm_params[1].n_ranks > 0))
  179. go_config = 1;
  180. break;
  181. case 2:
  182. if ((dimm_number == 0 && dimm_params[0].n_ranks > 2) || \
  183. (dimm_number >= 1 && dimm_params[dimm_number].n_ranks > 0))
  184. go_config = 1;
  185. break;
  186. case 3:
  187. if ((dimm_number == 0 && dimm_params[0].n_ranks > 3) || \
  188. (dimm_number == 1 && dimm_params[1].n_ranks > 1) || \
  189. (dimm_number == 3 && dimm_params[3].n_ranks > 0))
  190. go_config = 1;
  191. break;
  192. default:
  193. break;
  194. }
  195. if (go_config) {
  196. cs_n_en = 1;
  197. ap_n_en = popts->cs_local_opts[i].auto_precharge;
  198. odt_rd_cfg = popts->cs_local_opts[i].odt_rd_cfg;
  199. odt_wr_cfg = popts->cs_local_opts[i].odt_wr_cfg;
  200. #ifdef CONFIG_SYS_FSL_DDR4
  201. ba_bits_cs_n = dimm_params[dimm_number].bank_addr_bits;
  202. bg_bits_cs_n = dimm_params[dimm_number].bank_group_bits;
  203. #else
  204. n_banks_per_sdram_device
  205. = dimm_params[dimm_number].n_banks_per_sdram_device;
  206. ba_bits_cs_n = __ilog2(n_banks_per_sdram_device) - 2;
  207. #endif
  208. row_bits_cs_n = dimm_params[dimm_number].n_row_addr - 12;
  209. col_bits_cs_n = dimm_params[dimm_number].n_col_addr - 8;
  210. }
  211. ddr->cs[i].config = (0
  212. | ((cs_n_en & 0x1) << 31)
  213. | ((intlv_en & 0x3) << 29)
  214. | ((intlv_ctl & 0xf) << 24)
  215. | ((ap_n_en & 0x1) << 23)
  216. /* XXX: some implementation only have 1 bit starting at left */
  217. | ((odt_rd_cfg & 0x7) << 20)
  218. /* XXX: Some implementation only have 1 bit starting at left */
  219. | ((odt_wr_cfg & 0x7) << 16)
  220. | ((ba_bits_cs_n & 0x3) << 14)
  221. | ((row_bits_cs_n & 0x7) << 8)
  222. #ifdef CONFIG_SYS_FSL_DDR4
  223. | ((bg_bits_cs_n & 0x3) << 4)
  224. #endif
  225. | ((col_bits_cs_n & 0x7) << 0)
  226. );
  227. debug("FSLDDR: cs[%d]_config = 0x%08x\n", i,ddr->cs[i].config);
  228. }
  229. /* Chip Select Configuration 2 (CSn_CONFIG_2) */
  230. /* FIXME: 8572 */
  231. static void set_csn_config_2(int i, fsl_ddr_cfg_regs_t *ddr)
  232. {
  233. unsigned int pasr_cfg = 0; /* Partial array self refresh config */
  234. ddr->cs[i].config_2 = ((pasr_cfg & 7) << 24);
  235. debug("FSLDDR: cs[%d]_config_2 = 0x%08x\n", i, ddr->cs[i].config_2);
  236. }
  237. /* -3E = 667 CL5, -25 = CL6 800, -25E = CL5 800 */
  238. #if !defined(CONFIG_SYS_FSL_DDR1)
  239. /*
  240. * Check DIMM configuration, return 2 if quad-rank or two dual-rank
  241. * Return 1 if other two slots configuration. Return 0 if single slot.
  242. */
  243. static inline int avoid_odt_overlap(const dimm_params_t *dimm_params)
  244. {
  245. #if CONFIG_DIMM_SLOTS_PER_CTLR == 1
  246. if (dimm_params[0].n_ranks == 4)
  247. return 2;
  248. #endif
  249. #if CONFIG_DIMM_SLOTS_PER_CTLR == 2
  250. if ((dimm_params[0].n_ranks == 2) &&
  251. (dimm_params[1].n_ranks == 2))
  252. return 2;
  253. #ifdef CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
  254. if (dimm_params[0].n_ranks == 4)
  255. return 2;
  256. #endif
  257. if ((dimm_params[0].n_ranks != 0) &&
  258. (dimm_params[2].n_ranks != 0))
  259. return 1;
  260. #endif
  261. return 0;
  262. }
  263. /*
  264. * DDR SDRAM Timing Configuration 0 (TIMING_CFG_0)
  265. *
  266. * Avoid writing for DDR I. The new PQ38 DDR controller
  267. * dreams up non-zero default values to be backwards compatible.
  268. */
  269. static void set_timing_cfg_0(const unsigned int ctrl_num,
  270. fsl_ddr_cfg_regs_t *ddr,
  271. const memctl_options_t *popts,
  272. const dimm_params_t *dimm_params)
  273. {
  274. unsigned char trwt_mclk = 0; /* Read-to-write turnaround */
  275. unsigned char twrt_mclk = 0; /* Write-to-read turnaround */
  276. /* 7.5 ns on -3E; 0 means WL - CL + BL/2 + 1 */
  277. unsigned char trrt_mclk = 0; /* Read-to-read turnaround */
  278. unsigned char twwt_mclk = 0; /* Write-to-write turnaround */
  279. /* Active powerdown exit timing (tXARD and tXARDS). */
  280. unsigned char act_pd_exit_mclk;
  281. /* Precharge powerdown exit timing (tXP). */
  282. unsigned char pre_pd_exit_mclk;
  283. /* ODT powerdown exit timing (tAXPD). */
  284. unsigned char taxpd_mclk = 0;
  285. /* Mode register set cycle time (tMRD). */
  286. unsigned char tmrd_mclk;
  287. #if defined(CONFIG_SYS_FSL_DDR4) || defined(CONFIG_SYS_FSL_DDR3)
  288. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  289. #endif
  290. #ifdef CONFIG_SYS_FSL_DDR4
  291. /* tXP=max(4nCK, 6ns) */
  292. int txp = max((int)mclk_ps * 4, 6000); /* unit=ps */
  293. unsigned int data_rate = get_ddr_freq(ctrl_num);
  294. /* for faster clock, need more time for data setup */
  295. trwt_mclk = (data_rate/1000000 > 1900) ? 3 : 2;
  296. /*
  297. * for single quad-rank DIMM and two-slot DIMMs
  298. * to avoid ODT overlap
  299. */
  300. switch (avoid_odt_overlap(dimm_params)) {
  301. case 2:
  302. twrt_mclk = 2;
  303. twwt_mclk = 2;
  304. trrt_mclk = 2;
  305. break;
  306. default:
  307. twrt_mclk = 1;
  308. twwt_mclk = 1;
  309. trrt_mclk = 0;
  310. break;
  311. }
  312. act_pd_exit_mclk = picos_to_mclk(ctrl_num, txp);
  313. pre_pd_exit_mclk = act_pd_exit_mclk;
  314. /*
  315. * MRS_CYC = max(tMRD, tMOD)
  316. * tMRD = 8nCK, tMOD = max(24nCK, 15ns)
  317. */
  318. tmrd_mclk = max(24U, picos_to_mclk(ctrl_num, 15000));
  319. #elif defined(CONFIG_SYS_FSL_DDR3)
  320. unsigned int data_rate = get_ddr_freq(ctrl_num);
  321. int txp;
  322. unsigned int ip_rev;
  323. int odt_overlap;
  324. /*
  325. * (tXARD and tXARDS). Empirical?
  326. * The DDR3 spec has not tXARD,
  327. * we use the tXP instead of it.
  328. * tXP=max(3nCK, 7.5ns) for DDR3-800, 1066
  329. * max(3nCK, 6ns) for DDR3-1333, 1600, 1866, 2133
  330. * spec has not the tAXPD, we use
  331. * tAXPD=1, need design to confirm.
  332. */
  333. txp = max((int)mclk_ps * 3, (mclk_ps > 1540 ? 7500 : 6000));
  334. ip_rev = fsl_ddr_get_version(ctrl_num);
  335. if (ip_rev >= 0x40700) {
  336. /*
  337. * MRS_CYC = max(tMRD, tMOD)
  338. * tMRD = 4nCK (8nCK for RDIMM)
  339. * tMOD = max(12nCK, 15ns)
  340. */
  341. tmrd_mclk = max((unsigned int)12,
  342. picos_to_mclk(ctrl_num, 15000));
  343. } else {
  344. /*
  345. * MRS_CYC = tMRD
  346. * tMRD = 4nCK (8nCK for RDIMM)
  347. */
  348. if (popts->registered_dimm_en)
  349. tmrd_mclk = 8;
  350. else
  351. tmrd_mclk = 4;
  352. }
  353. /* set the turnaround time */
  354. /*
  355. * for single quad-rank DIMM and two-slot DIMMs
  356. * to avoid ODT overlap
  357. */
  358. odt_overlap = avoid_odt_overlap(dimm_params);
  359. switch (odt_overlap) {
  360. case 2:
  361. twwt_mclk = 2;
  362. trrt_mclk = 1;
  363. break;
  364. case 1:
  365. twwt_mclk = 1;
  366. trrt_mclk = 0;
  367. break;
  368. default:
  369. break;
  370. }
  371. /* for faster clock, need more time for data setup */
  372. trwt_mclk = (data_rate/1000000 > 1800) ? 2 : 1;
  373. if ((data_rate/1000000 > 1150) || (popts->memctl_interleaving))
  374. twrt_mclk = 1;
  375. if (popts->dynamic_power == 0) { /* powerdown is not used */
  376. act_pd_exit_mclk = 1;
  377. pre_pd_exit_mclk = 1;
  378. taxpd_mclk = 1;
  379. } else {
  380. /* act_pd_exit_mclk = tXARD, see above */
  381. act_pd_exit_mclk = picos_to_mclk(ctrl_num, txp);
  382. /* Mode register MR0[A12] is '1' - fast exit */
  383. pre_pd_exit_mclk = act_pd_exit_mclk;
  384. taxpd_mclk = 1;
  385. }
  386. #else /* CONFIG_SYS_FSL_DDR2 */
  387. /*
  388. * (tXARD and tXARDS). Empirical?
  389. * tXARD = 2 for DDR2
  390. * tXP=2
  391. * tAXPD=8
  392. */
  393. act_pd_exit_mclk = 2;
  394. pre_pd_exit_mclk = 2;
  395. taxpd_mclk = 8;
  396. tmrd_mclk = 2;
  397. #endif
  398. if (popts->trwt_override)
  399. trwt_mclk = popts->trwt;
  400. ddr->timing_cfg_0 = (0
  401. | ((trwt_mclk & 0x3) << 30) /* RWT */
  402. | ((twrt_mclk & 0x3) << 28) /* WRT */
  403. | ((trrt_mclk & 0x3) << 26) /* RRT */
  404. | ((twwt_mclk & 0x3) << 24) /* WWT */
  405. | ((act_pd_exit_mclk & 0xf) << 20) /* ACT_PD_EXIT */
  406. | ((pre_pd_exit_mclk & 0xF) << 16) /* PRE_PD_EXIT */
  407. | ((taxpd_mclk & 0xf) << 8) /* ODT_PD_EXIT */
  408. | ((tmrd_mclk & 0x1f) << 0) /* MRS_CYC */
  409. );
  410. debug("FSLDDR: timing_cfg_0 = 0x%08x\n", ddr->timing_cfg_0);
  411. }
  412. #endif /* !defined(CONFIG_SYS_FSL_DDR1) */
  413. /* DDR SDRAM Timing Configuration 3 (TIMING_CFG_3) */
  414. static void set_timing_cfg_3(const unsigned int ctrl_num,
  415. fsl_ddr_cfg_regs_t *ddr,
  416. const memctl_options_t *popts,
  417. const common_timing_params_t *common_dimm,
  418. unsigned int cas_latency,
  419. unsigned int additive_latency)
  420. {
  421. /* Extended precharge to activate interval (tRP) */
  422. unsigned int ext_pretoact = 0;
  423. /* Extended Activate to precharge interval (tRAS) */
  424. unsigned int ext_acttopre = 0;
  425. /* Extended activate to read/write interval (tRCD) */
  426. unsigned int ext_acttorw = 0;
  427. /* Extended refresh recovery time (tRFC) */
  428. unsigned int ext_refrec;
  429. /* Extended MCAS latency from READ cmd */
  430. unsigned int ext_caslat = 0;
  431. /* Extended additive latency */
  432. unsigned int ext_add_lat = 0;
  433. /* Extended last data to precharge interval (tWR) */
  434. unsigned int ext_wrrec = 0;
  435. /* Control Adjust */
  436. unsigned int cntl_adj = 0;
  437. ext_pretoact = picos_to_mclk(ctrl_num, common_dimm->trp_ps) >> 4;
  438. ext_acttopre = picos_to_mclk(ctrl_num, common_dimm->tras_ps) >> 4;
  439. ext_acttorw = picos_to_mclk(ctrl_num, common_dimm->trcd_ps) >> 4;
  440. ext_caslat = (2 * cas_latency - 1) >> 4;
  441. ext_add_lat = additive_latency >> 4;
  442. #ifdef CONFIG_SYS_FSL_DDR4
  443. ext_refrec = (picos_to_mclk(ctrl_num, common_dimm->trfc1_ps) - 8) >> 4;
  444. #else
  445. ext_refrec = (picos_to_mclk(ctrl_num, common_dimm->trfc_ps) - 8) >> 4;
  446. /* ext_wrrec only deals with 16 clock and above, or 14 with OTF */
  447. #endif
  448. ext_wrrec = (picos_to_mclk(ctrl_num, common_dimm->twr_ps) +
  449. (popts->otf_burst_chop_en ? 2 : 0)) >> 4;
  450. ddr->timing_cfg_3 = (0
  451. | ((ext_pretoact & 0x1) << 28)
  452. | ((ext_acttopre & 0x3) << 24)
  453. | ((ext_acttorw & 0x1) << 22)
  454. | ((ext_refrec & 0x1F) << 16)
  455. | ((ext_caslat & 0x3) << 12)
  456. | ((ext_add_lat & 0x1) << 10)
  457. | ((ext_wrrec & 0x1) << 8)
  458. | ((cntl_adj & 0x7) << 0)
  459. );
  460. debug("FSLDDR: timing_cfg_3 = 0x%08x\n", ddr->timing_cfg_3);
  461. }
  462. /* DDR SDRAM Timing Configuration 1 (TIMING_CFG_1) */
  463. static void set_timing_cfg_1(const unsigned int ctrl_num,
  464. fsl_ddr_cfg_regs_t *ddr,
  465. const memctl_options_t *popts,
  466. const common_timing_params_t *common_dimm,
  467. unsigned int cas_latency)
  468. {
  469. /* Precharge-to-activate interval (tRP) */
  470. unsigned char pretoact_mclk;
  471. /* Activate to precharge interval (tRAS) */
  472. unsigned char acttopre_mclk;
  473. /* Activate to read/write interval (tRCD) */
  474. unsigned char acttorw_mclk;
  475. /* CASLAT */
  476. unsigned char caslat_ctrl;
  477. /* Refresh recovery time (tRFC) ; trfc_low */
  478. unsigned char refrec_ctrl;
  479. /* Last data to precharge minimum interval (tWR) */
  480. unsigned char wrrec_mclk;
  481. /* Activate-to-activate interval (tRRD) */
  482. unsigned char acttoact_mclk;
  483. /* Last write data pair to read command issue interval (tWTR) */
  484. unsigned char wrtord_mclk;
  485. #ifdef CONFIG_SYS_FSL_DDR4
  486. /* DDR4 supports 10, 12, 14, 16, 18, 20, 24 */
  487. static const u8 wrrec_table[] = {
  488. 10, 10, 10, 10, 10,
  489. 10, 10, 10, 10, 10,
  490. 12, 12, 14, 14, 16,
  491. 16, 18, 18, 20, 20,
  492. 24, 24, 24, 24};
  493. #else
  494. /* DDR_SDRAM_MODE doesn't support 9,11,13,15 */
  495. static const u8 wrrec_table[] = {
  496. 1, 2, 3, 4, 5, 6, 7, 8, 10, 10, 12, 12, 14, 14, 0, 0};
  497. #endif
  498. pretoact_mclk = picos_to_mclk(ctrl_num, common_dimm->trp_ps);
  499. acttopre_mclk = picos_to_mclk(ctrl_num, common_dimm->tras_ps);
  500. acttorw_mclk = picos_to_mclk(ctrl_num, common_dimm->trcd_ps);
  501. /*
  502. * Translate CAS Latency to a DDR controller field value:
  503. *
  504. * CAS Lat DDR I DDR II Ctrl
  505. * Clocks SPD Bit SPD Bit Value
  506. * ------- ------- ------- -----
  507. * 1.0 0 0001
  508. * 1.5 1 0010
  509. * 2.0 2 2 0011
  510. * 2.5 3 0100
  511. * 3.0 4 3 0101
  512. * 3.5 5 0110
  513. * 4.0 4 0111
  514. * 4.5 1000
  515. * 5.0 5 1001
  516. */
  517. #if defined(CONFIG_SYS_FSL_DDR1)
  518. caslat_ctrl = (cas_latency + 1) & 0x07;
  519. #elif defined(CONFIG_SYS_FSL_DDR2)
  520. caslat_ctrl = 2 * cas_latency - 1;
  521. #else
  522. /*
  523. * if the CAS latency more than 8 cycle,
  524. * we need set extend bit for it at
  525. * TIMING_CFG_3[EXT_CASLAT]
  526. */
  527. if (fsl_ddr_get_version(ctrl_num) <= 0x40400)
  528. caslat_ctrl = 2 * cas_latency - 1;
  529. else
  530. caslat_ctrl = (cas_latency - 1) << 1;
  531. #endif
  532. #ifdef CONFIG_SYS_FSL_DDR4
  533. refrec_ctrl = picos_to_mclk(ctrl_num, common_dimm->trfc1_ps) - 8;
  534. wrrec_mclk = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
  535. acttoact_mclk = max(picos_to_mclk(ctrl_num, common_dimm->trrds_ps), 4U);
  536. wrtord_mclk = max(2U, picos_to_mclk(ctrl_num, 2500));
  537. if ((wrrec_mclk < 1) || (wrrec_mclk > 24))
  538. printf("Error: WRREC doesn't support %d clocks\n", wrrec_mclk);
  539. else
  540. wrrec_mclk = wrrec_table[wrrec_mclk - 1];
  541. #else
  542. refrec_ctrl = picos_to_mclk(ctrl_num, common_dimm->trfc_ps) - 8;
  543. wrrec_mclk = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
  544. acttoact_mclk = picos_to_mclk(ctrl_num, common_dimm->trrd_ps);
  545. wrtord_mclk = picos_to_mclk(ctrl_num, common_dimm->twtr_ps);
  546. if ((wrrec_mclk < 1) || (wrrec_mclk > 16))
  547. printf("Error: WRREC doesn't support %d clocks\n", wrrec_mclk);
  548. else
  549. wrrec_mclk = wrrec_table[wrrec_mclk - 1];
  550. #endif
  551. if (popts->otf_burst_chop_en)
  552. wrrec_mclk += 2;
  553. /*
  554. * JEDEC has min requirement for tRRD
  555. */
  556. #if defined(CONFIG_SYS_FSL_DDR3)
  557. if (acttoact_mclk < 4)
  558. acttoact_mclk = 4;
  559. #endif
  560. /*
  561. * JEDEC has some min requirements for tWTR
  562. */
  563. #if defined(CONFIG_SYS_FSL_DDR2)
  564. if (wrtord_mclk < 2)
  565. wrtord_mclk = 2;
  566. #elif defined(CONFIG_SYS_FSL_DDR3)
  567. if (wrtord_mclk < 4)
  568. wrtord_mclk = 4;
  569. #endif
  570. if (popts->otf_burst_chop_en)
  571. wrtord_mclk += 2;
  572. ddr->timing_cfg_1 = (0
  573. | ((pretoact_mclk & 0x0F) << 28)
  574. | ((acttopre_mclk & 0x0F) << 24)
  575. | ((acttorw_mclk & 0xF) << 20)
  576. | ((caslat_ctrl & 0xF) << 16)
  577. | ((refrec_ctrl & 0xF) << 12)
  578. | ((wrrec_mclk & 0x0F) << 8)
  579. | ((acttoact_mclk & 0x0F) << 4)
  580. | ((wrtord_mclk & 0x0F) << 0)
  581. );
  582. debug("FSLDDR: timing_cfg_1 = 0x%08x\n", ddr->timing_cfg_1);
  583. }
  584. /* DDR SDRAM Timing Configuration 2 (TIMING_CFG_2) */
  585. static void set_timing_cfg_2(const unsigned int ctrl_num,
  586. fsl_ddr_cfg_regs_t *ddr,
  587. const memctl_options_t *popts,
  588. const common_timing_params_t *common_dimm,
  589. unsigned int cas_latency,
  590. unsigned int additive_latency)
  591. {
  592. /* Additive latency */
  593. unsigned char add_lat_mclk;
  594. /* CAS-to-preamble override */
  595. unsigned short cpo;
  596. /* Write latency */
  597. unsigned char wr_lat;
  598. /* Read to precharge (tRTP) */
  599. unsigned char rd_to_pre;
  600. /* Write command to write data strobe timing adjustment */
  601. unsigned char wr_data_delay;
  602. /* Minimum CKE pulse width (tCKE) */
  603. unsigned char cke_pls;
  604. /* Window for four activates (tFAW) */
  605. unsigned short four_act;
  606. #ifdef CONFIG_SYS_FSL_DDR3
  607. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  608. #endif
  609. /* FIXME add check that this must be less than acttorw_mclk */
  610. add_lat_mclk = additive_latency;
  611. cpo = popts->cpo_override;
  612. #if defined(CONFIG_SYS_FSL_DDR1)
  613. /*
  614. * This is a lie. It should really be 1, but if it is
  615. * set to 1, bits overlap into the old controller's
  616. * otherwise unused ACSM field. If we leave it 0, then
  617. * the HW will magically treat it as 1 for DDR 1. Oh Yea.
  618. */
  619. wr_lat = 0;
  620. #elif defined(CONFIG_SYS_FSL_DDR2)
  621. wr_lat = cas_latency - 1;
  622. #else
  623. wr_lat = compute_cas_write_latency(ctrl_num);
  624. #endif
  625. #ifdef CONFIG_SYS_FSL_DDR4
  626. rd_to_pre = picos_to_mclk(ctrl_num, 7500);
  627. #else
  628. rd_to_pre = picos_to_mclk(ctrl_num, common_dimm->trtp_ps);
  629. #endif
  630. /*
  631. * JEDEC has some min requirements for tRTP
  632. */
  633. #if defined(CONFIG_SYS_FSL_DDR2)
  634. if (rd_to_pre < 2)
  635. rd_to_pre = 2;
  636. #elif defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  637. if (rd_to_pre < 4)
  638. rd_to_pre = 4;
  639. #endif
  640. if (popts->otf_burst_chop_en)
  641. rd_to_pre += 2; /* according to UM */
  642. wr_data_delay = popts->write_data_delay;
  643. #ifdef CONFIG_SYS_FSL_DDR4
  644. cpo = 0;
  645. cke_pls = max(3U, picos_to_mclk(ctrl_num, 5000));
  646. #elif defined(CONFIG_SYS_FSL_DDR3)
  647. /*
  648. * cke pulse = max(3nCK, 7.5ns) for DDR3-800
  649. * max(3nCK, 5.625ns) for DDR3-1066, 1333
  650. * max(3nCK, 5ns) for DDR3-1600, 1866, 2133
  651. */
  652. cke_pls = max(3U, picos_to_mclk(ctrl_num, mclk_ps > 1870 ? 7500 :
  653. (mclk_ps > 1245 ? 5625 : 5000)));
  654. #else
  655. cke_pls = FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR;
  656. #endif
  657. four_act = picos_to_mclk(ctrl_num,
  658. popts->tfaw_window_four_activates_ps);
  659. ddr->timing_cfg_2 = (0
  660. | ((add_lat_mclk & 0xf) << 28)
  661. | ((cpo & 0x1f) << 23)
  662. | ((wr_lat & 0xf) << 19)
  663. | (((wr_lat & 0x10) >> 4) << 18)
  664. | ((rd_to_pre & RD_TO_PRE_MASK) << RD_TO_PRE_SHIFT)
  665. | ((wr_data_delay & WR_DATA_DELAY_MASK) << WR_DATA_DELAY_SHIFT)
  666. | ((cke_pls & 0x7) << 6)
  667. | ((four_act & 0x3f) << 0)
  668. );
  669. debug("FSLDDR: timing_cfg_2 = 0x%08x\n", ddr->timing_cfg_2);
  670. }
  671. /* DDR SDRAM Register Control Word */
  672. static void set_ddr_sdram_rcw(fsl_ddr_cfg_regs_t *ddr,
  673. const memctl_options_t *popts,
  674. const common_timing_params_t *common_dimm)
  675. {
  676. if (common_dimm->all_dimms_registered &&
  677. !common_dimm->all_dimms_unbuffered) {
  678. if (popts->rcw_override) {
  679. ddr->ddr_sdram_rcw_1 = popts->rcw_1;
  680. ddr->ddr_sdram_rcw_2 = popts->rcw_2;
  681. } else {
  682. ddr->ddr_sdram_rcw_1 =
  683. common_dimm->rcw[0] << 28 | \
  684. common_dimm->rcw[1] << 24 | \
  685. common_dimm->rcw[2] << 20 | \
  686. common_dimm->rcw[3] << 16 | \
  687. common_dimm->rcw[4] << 12 | \
  688. common_dimm->rcw[5] << 8 | \
  689. common_dimm->rcw[6] << 4 | \
  690. common_dimm->rcw[7];
  691. ddr->ddr_sdram_rcw_2 =
  692. common_dimm->rcw[8] << 28 | \
  693. common_dimm->rcw[9] << 24 | \
  694. common_dimm->rcw[10] << 20 | \
  695. common_dimm->rcw[11] << 16 | \
  696. common_dimm->rcw[12] << 12 | \
  697. common_dimm->rcw[13] << 8 | \
  698. common_dimm->rcw[14] << 4 | \
  699. common_dimm->rcw[15];
  700. }
  701. debug("FSLDDR: ddr_sdram_rcw_1 = 0x%08x\n", ddr->ddr_sdram_rcw_1);
  702. debug("FSLDDR: ddr_sdram_rcw_2 = 0x%08x\n", ddr->ddr_sdram_rcw_2);
  703. }
  704. }
  705. /* DDR SDRAM control configuration (DDR_SDRAM_CFG) */
  706. static void set_ddr_sdram_cfg(fsl_ddr_cfg_regs_t *ddr,
  707. const memctl_options_t *popts,
  708. const common_timing_params_t *common_dimm)
  709. {
  710. unsigned int mem_en; /* DDR SDRAM interface logic enable */
  711. unsigned int sren; /* Self refresh enable (during sleep) */
  712. unsigned int ecc_en; /* ECC enable. */
  713. unsigned int rd_en; /* Registered DIMM enable */
  714. unsigned int sdram_type; /* Type of SDRAM */
  715. unsigned int dyn_pwr; /* Dynamic power management mode */
  716. unsigned int dbw; /* DRAM dta bus width */
  717. unsigned int eight_be = 0; /* 8-beat burst enable, DDR2 is zero */
  718. unsigned int ncap = 0; /* Non-concurrent auto-precharge */
  719. unsigned int threet_en; /* Enable 3T timing */
  720. unsigned int twot_en; /* Enable 2T timing */
  721. unsigned int ba_intlv_ctl; /* Bank (CS) interleaving control */
  722. unsigned int x32_en = 0; /* x32 enable */
  723. unsigned int pchb8 = 0; /* precharge bit 8 enable */
  724. unsigned int hse; /* Global half strength override */
  725. unsigned int acc_ecc_en = 0; /* Accumulated ECC enable */
  726. unsigned int mem_halt = 0; /* memory controller halt */
  727. unsigned int bi = 0; /* Bypass initialization */
  728. mem_en = 1;
  729. sren = popts->self_refresh_in_sleep;
  730. if (common_dimm->all_dimms_ecc_capable) {
  731. /* Allow setting of ECC only if all DIMMs are ECC. */
  732. ecc_en = popts->ecc_mode;
  733. } else {
  734. ecc_en = 0;
  735. }
  736. if (common_dimm->all_dimms_registered &&
  737. !common_dimm->all_dimms_unbuffered) {
  738. rd_en = 1;
  739. twot_en = 0;
  740. } else {
  741. rd_en = 0;
  742. twot_en = popts->twot_en;
  743. }
  744. sdram_type = CONFIG_FSL_SDRAM_TYPE;
  745. dyn_pwr = popts->dynamic_power;
  746. dbw = popts->data_bus_width;
  747. /* 8-beat burst enable DDR-III case
  748. * we must clear it when use the on-the-fly mode,
  749. * must set it when use the 32-bits bus mode.
  750. */
  751. if ((sdram_type == SDRAM_TYPE_DDR3) ||
  752. (sdram_type == SDRAM_TYPE_DDR4)) {
  753. if (popts->burst_length == DDR_BL8)
  754. eight_be = 1;
  755. if (popts->burst_length == DDR_OTF)
  756. eight_be = 0;
  757. if (dbw == 0x1)
  758. eight_be = 1;
  759. }
  760. threet_en = popts->threet_en;
  761. ba_intlv_ctl = popts->ba_intlv_ctl;
  762. hse = popts->half_strength_driver_enable;
  763. /* set when ddr bus width < 64 */
  764. acc_ecc_en = (dbw != 0 && ecc_en == 1) ? 1 : 0;
  765. ddr->ddr_sdram_cfg = (0
  766. | ((mem_en & 0x1) << 31)
  767. | ((sren & 0x1) << 30)
  768. | ((ecc_en & 0x1) << 29)
  769. | ((rd_en & 0x1) << 28)
  770. | ((sdram_type & 0x7) << 24)
  771. | ((dyn_pwr & 0x1) << 21)
  772. | ((dbw & 0x3) << 19)
  773. | ((eight_be & 0x1) << 18)
  774. | ((ncap & 0x1) << 17)
  775. | ((threet_en & 0x1) << 16)
  776. | ((twot_en & 0x1) << 15)
  777. | ((ba_intlv_ctl & 0x7F) << 8)
  778. | ((x32_en & 0x1) << 5)
  779. | ((pchb8 & 0x1) << 4)
  780. | ((hse & 0x1) << 3)
  781. | ((acc_ecc_en & 0x1) << 2)
  782. | ((mem_halt & 0x1) << 1)
  783. | ((bi & 0x1) << 0)
  784. );
  785. debug("FSLDDR: ddr_sdram_cfg = 0x%08x\n", ddr->ddr_sdram_cfg);
  786. }
  787. /* DDR SDRAM control configuration 2 (DDR_SDRAM_CFG_2) */
  788. static void set_ddr_sdram_cfg_2(const unsigned int ctrl_num,
  789. fsl_ddr_cfg_regs_t *ddr,
  790. const memctl_options_t *popts,
  791. const unsigned int unq_mrs_en)
  792. {
  793. unsigned int frc_sr = 0; /* Force self refresh */
  794. unsigned int sr_ie = 0; /* Self-refresh interrupt enable */
  795. unsigned int odt_cfg = 0; /* ODT configuration */
  796. unsigned int num_pr; /* Number of posted refreshes */
  797. unsigned int slow = 0; /* DDR will be run less than 1250 */
  798. unsigned int x4_en = 0; /* x4 DRAM enable */
  799. unsigned int obc_cfg; /* On-The-Fly Burst Chop Cfg */
  800. unsigned int ap_en; /* Address Parity Enable */
  801. unsigned int d_init; /* DRAM data initialization */
  802. unsigned int rcw_en = 0; /* Register Control Word Enable */
  803. unsigned int md_en = 0; /* Mirrored DIMM Enable */
  804. unsigned int qd_en = 0; /* quad-rank DIMM Enable */
  805. int i;
  806. #ifndef CONFIG_SYS_FSL_DDR4
  807. unsigned int dll_rst_dis = 1; /* DLL reset disable */
  808. unsigned int dqs_cfg; /* DQS configuration */
  809. dqs_cfg = popts->dqs_config;
  810. #endif
  811. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  812. if (popts->cs_local_opts[i].odt_rd_cfg
  813. || popts->cs_local_opts[i].odt_wr_cfg) {
  814. odt_cfg = SDRAM_CFG2_ODT_ONLY_READ;
  815. break;
  816. }
  817. }
  818. sr_ie = popts->self_refresh_interrupt_en;
  819. num_pr = 1; /* Make this configurable */
  820. /*
  821. * 8572 manual says
  822. * {TIMING_CFG_1[PRETOACT]
  823. * + [DDR_SDRAM_CFG_2[NUM_PR]
  824. * * ({EXT_REFREC || REFREC} + 8 + 2)]}
  825. * << DDR_SDRAM_INTERVAL[REFINT]
  826. */
  827. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  828. obc_cfg = popts->otf_burst_chop_en;
  829. #else
  830. obc_cfg = 0;
  831. #endif
  832. #if (CONFIG_SYS_FSL_DDR_VER >= FSL_DDR_VER_4_7)
  833. slow = get_ddr_freq(ctrl_num) < 1249000000;
  834. #endif
  835. if (popts->registered_dimm_en)
  836. rcw_en = 1;
  837. /* DDR4 can have address parity for UDIMM and discrete */
  838. if ((CONFIG_FSL_SDRAM_TYPE != SDRAM_TYPE_DDR4) &&
  839. (!popts->registered_dimm_en)) {
  840. ap_en = 0;
  841. } else {
  842. ap_en = popts->ap_en;
  843. }
  844. x4_en = popts->x4_en ? 1 : 0;
  845. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  846. /* Use the DDR controller to auto initialize memory. */
  847. d_init = popts->ecc_init_using_memctl;
  848. ddr->ddr_data_init = CONFIG_MEM_INIT_VALUE;
  849. debug("DDR: ddr_data_init = 0x%08x\n", ddr->ddr_data_init);
  850. #else
  851. /* Memory will be initialized via DMA, or not at all. */
  852. d_init = 0;
  853. #endif
  854. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  855. md_en = popts->mirrored_dimm;
  856. #endif
  857. qd_en = popts->quad_rank_present ? 1 : 0;
  858. ddr->ddr_sdram_cfg_2 = (0
  859. | ((frc_sr & 0x1) << 31)
  860. | ((sr_ie & 0x1) << 30)
  861. #ifndef CONFIG_SYS_FSL_DDR4
  862. | ((dll_rst_dis & 0x1) << 29)
  863. | ((dqs_cfg & 0x3) << 26)
  864. #endif
  865. | ((odt_cfg & 0x3) << 21)
  866. | ((num_pr & 0xf) << 12)
  867. | ((slow & 1) << 11)
  868. | (x4_en << 10)
  869. | (qd_en << 9)
  870. | (unq_mrs_en << 8)
  871. | ((obc_cfg & 0x1) << 6)
  872. | ((ap_en & 0x1) << 5)
  873. | ((d_init & 0x1) << 4)
  874. | ((rcw_en & 0x1) << 2)
  875. | ((md_en & 0x1) << 0)
  876. );
  877. debug("FSLDDR: ddr_sdram_cfg_2 = 0x%08x\n", ddr->ddr_sdram_cfg_2);
  878. }
  879. #ifdef CONFIG_SYS_FSL_DDR4
  880. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  881. static void set_ddr_sdram_mode_2(const unsigned int ctrl_num,
  882. fsl_ddr_cfg_regs_t *ddr,
  883. const memctl_options_t *popts,
  884. const common_timing_params_t *common_dimm,
  885. const unsigned int unq_mrs_en)
  886. {
  887. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  888. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  889. int i;
  890. unsigned int wr_crc = 0; /* Disable */
  891. unsigned int rtt_wr = 0; /* Rtt_WR - dynamic ODT off */
  892. unsigned int srt = 0; /* self-refresh temerature, normal range */
  893. unsigned int cwl = compute_cas_write_latency(ctrl_num) - 9;
  894. unsigned int mpr = 0; /* serial */
  895. unsigned int wc_lat;
  896. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  897. if (popts->rtt_override)
  898. rtt_wr = popts->rtt_wr_override_value;
  899. else
  900. rtt_wr = popts->cs_local_opts[0].odt_rtt_wr;
  901. if (common_dimm->extended_op_srt)
  902. srt = common_dimm->extended_op_srt;
  903. esdmode2 = (0
  904. | ((wr_crc & 0x1) << 12)
  905. | ((rtt_wr & 0x3) << 9)
  906. | ((srt & 0x3) << 6)
  907. | ((cwl & 0x7) << 3));
  908. if (mclk_ps >= 1250)
  909. wc_lat = 0;
  910. else if (mclk_ps >= 833)
  911. wc_lat = 1;
  912. else
  913. wc_lat = 2;
  914. esdmode3 = (0
  915. | ((mpr & 0x3) << 11)
  916. | ((wc_lat & 0x3) << 9));
  917. ddr->ddr_sdram_mode_2 = (0
  918. | ((esdmode2 & 0xFFFF) << 16)
  919. | ((esdmode3 & 0xFFFF) << 0)
  920. );
  921. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  922. if (unq_mrs_en) { /* unique mode registers are supported */
  923. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  924. if (popts->rtt_override)
  925. rtt_wr = popts->rtt_wr_override_value;
  926. else
  927. rtt_wr = popts->cs_local_opts[i].odt_rtt_wr;
  928. esdmode2 &= 0xF9FF; /* clear bit 10, 9 */
  929. esdmode2 |= (rtt_wr & 0x3) << 9;
  930. switch (i) {
  931. case 1:
  932. ddr->ddr_sdram_mode_4 = (0
  933. | ((esdmode2 & 0xFFFF) << 16)
  934. | ((esdmode3 & 0xFFFF) << 0)
  935. );
  936. break;
  937. case 2:
  938. ddr->ddr_sdram_mode_6 = (0
  939. | ((esdmode2 & 0xFFFF) << 16)
  940. | ((esdmode3 & 0xFFFF) << 0)
  941. );
  942. break;
  943. case 3:
  944. ddr->ddr_sdram_mode_8 = (0
  945. | ((esdmode2 & 0xFFFF) << 16)
  946. | ((esdmode3 & 0xFFFF) << 0)
  947. );
  948. break;
  949. }
  950. }
  951. debug("FSLDDR: ddr_sdram_mode_4 = 0x%08x\n",
  952. ddr->ddr_sdram_mode_4);
  953. debug("FSLDDR: ddr_sdram_mode_6 = 0x%08x\n",
  954. ddr->ddr_sdram_mode_6);
  955. debug("FSLDDR: ddr_sdram_mode_8 = 0x%08x\n",
  956. ddr->ddr_sdram_mode_8);
  957. }
  958. }
  959. #elif defined(CONFIG_SYS_FSL_DDR3)
  960. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  961. static void set_ddr_sdram_mode_2(const unsigned int ctrl_num,
  962. fsl_ddr_cfg_regs_t *ddr,
  963. const memctl_options_t *popts,
  964. const common_timing_params_t *common_dimm,
  965. const unsigned int unq_mrs_en)
  966. {
  967. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  968. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  969. int i;
  970. unsigned int rtt_wr = 0; /* Rtt_WR - dynamic ODT off */
  971. unsigned int srt = 0; /* self-refresh temerature, normal range */
  972. unsigned int asr = 0; /* auto self-refresh disable */
  973. unsigned int cwl = compute_cas_write_latency(ctrl_num) - 5;
  974. unsigned int pasr = 0; /* partial array self refresh disable */
  975. if (popts->rtt_override)
  976. rtt_wr = popts->rtt_wr_override_value;
  977. else
  978. rtt_wr = popts->cs_local_opts[0].odt_rtt_wr;
  979. if (common_dimm->extended_op_srt)
  980. srt = common_dimm->extended_op_srt;
  981. esdmode2 = (0
  982. | ((rtt_wr & 0x3) << 9)
  983. | ((srt & 0x1) << 7)
  984. | ((asr & 0x1) << 6)
  985. | ((cwl & 0x7) << 3)
  986. | ((pasr & 0x7) << 0));
  987. ddr->ddr_sdram_mode_2 = (0
  988. | ((esdmode2 & 0xFFFF) << 16)
  989. | ((esdmode3 & 0xFFFF) << 0)
  990. );
  991. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  992. if (unq_mrs_en) { /* unique mode registers are supported */
  993. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  994. if (popts->rtt_override)
  995. rtt_wr = popts->rtt_wr_override_value;
  996. else
  997. rtt_wr = popts->cs_local_opts[i].odt_rtt_wr;
  998. esdmode2 &= 0xF9FF; /* clear bit 10, 9 */
  999. esdmode2 |= (rtt_wr & 0x3) << 9;
  1000. switch (i) {
  1001. case 1:
  1002. ddr->ddr_sdram_mode_4 = (0
  1003. | ((esdmode2 & 0xFFFF) << 16)
  1004. | ((esdmode3 & 0xFFFF) << 0)
  1005. );
  1006. break;
  1007. case 2:
  1008. ddr->ddr_sdram_mode_6 = (0
  1009. | ((esdmode2 & 0xFFFF) << 16)
  1010. | ((esdmode3 & 0xFFFF) << 0)
  1011. );
  1012. break;
  1013. case 3:
  1014. ddr->ddr_sdram_mode_8 = (0
  1015. | ((esdmode2 & 0xFFFF) << 16)
  1016. | ((esdmode3 & 0xFFFF) << 0)
  1017. );
  1018. break;
  1019. }
  1020. }
  1021. debug("FSLDDR: ddr_sdram_mode_4 = 0x%08x\n",
  1022. ddr->ddr_sdram_mode_4);
  1023. debug("FSLDDR: ddr_sdram_mode_6 = 0x%08x\n",
  1024. ddr->ddr_sdram_mode_6);
  1025. debug("FSLDDR: ddr_sdram_mode_8 = 0x%08x\n",
  1026. ddr->ddr_sdram_mode_8);
  1027. }
  1028. }
  1029. #else /* for DDR2 and DDR1 */
  1030. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  1031. static void set_ddr_sdram_mode_2(const unsigned int ctrl_num,
  1032. fsl_ddr_cfg_regs_t *ddr,
  1033. const memctl_options_t *popts,
  1034. const common_timing_params_t *common_dimm,
  1035. const unsigned int unq_mrs_en)
  1036. {
  1037. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  1038. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  1039. ddr->ddr_sdram_mode_2 = (0
  1040. | ((esdmode2 & 0xFFFF) << 16)
  1041. | ((esdmode3 & 0xFFFF) << 0)
  1042. );
  1043. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  1044. }
  1045. #endif
  1046. #ifdef CONFIG_SYS_FSL_DDR4
  1047. /* DDR SDRAM Mode configuration 9 (DDR_SDRAM_MODE_9) */
  1048. static void set_ddr_sdram_mode_9(fsl_ddr_cfg_regs_t *ddr,
  1049. const memctl_options_t *popts,
  1050. const common_timing_params_t *common_dimm,
  1051. const unsigned int unq_mrs_en)
  1052. {
  1053. int i;
  1054. unsigned short esdmode4 = 0; /* Extended SDRAM mode 4 */
  1055. unsigned short esdmode5; /* Extended SDRAM mode 5 */
  1056. int rtt_park = 0;
  1057. bool four_cs = false;
  1058. const unsigned int mclk_ps = get_memory_clk_period_ps(0);
  1059. #if CONFIG_CHIP_SELECTS_PER_CTRL == 4
  1060. if ((ddr->cs[0].config & SDRAM_CS_CONFIG_EN) &&
  1061. (ddr->cs[1].config & SDRAM_CS_CONFIG_EN) &&
  1062. (ddr->cs[2].config & SDRAM_CS_CONFIG_EN) &&
  1063. (ddr->cs[3].config & SDRAM_CS_CONFIG_EN))
  1064. four_cs = true;
  1065. #endif
  1066. if (ddr->cs[0].config & SDRAM_CS_CONFIG_EN) {
  1067. esdmode5 = 0x00000500; /* Data mask enable, RTT_PARK CS0 */
  1068. rtt_park = four_cs ? 0 : 1;
  1069. } else {
  1070. esdmode5 = 0x00000400; /* Data mask enabled */
  1071. }
  1072. /* set command/address parity latency */
  1073. if (ddr->ddr_sdram_cfg_2 & SDRAM_CFG2_AP_EN) {
  1074. if (mclk_ps >= 935) {
  1075. /* for DDR4-1600/1866/2133 */
  1076. esdmode5 |= DDR_MR5_CA_PARITY_LAT_4_CLK;
  1077. } else if (mclk_ps >= 833) {
  1078. /* for DDR4-2400 */
  1079. esdmode5 |= DDR_MR5_CA_PARITY_LAT_5_CLK;
  1080. } else {
  1081. printf("parity: mclk_ps = %d not supported\n", mclk_ps);
  1082. }
  1083. }
  1084. ddr->ddr_sdram_mode_9 = (0
  1085. | ((esdmode4 & 0xffff) << 16)
  1086. | ((esdmode5 & 0xffff) << 0)
  1087. );
  1088. /* Normally only the first enabled CS use 0x500, others use 0x400
  1089. * But when four chip-selects are all enabled, all mode registers
  1090. * need 0x500 to park.
  1091. */
  1092. debug("FSLDDR: ddr_sdram_mode_9) = 0x%08x\n", ddr->ddr_sdram_mode_9);
  1093. if (unq_mrs_en) { /* unique mode registers are supported */
  1094. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1095. if (!rtt_park &&
  1096. (ddr->cs[i].config & SDRAM_CS_CONFIG_EN)) {
  1097. esdmode5 |= 0x00000500; /* RTT_PARK */
  1098. rtt_park = four_cs ? 0 : 1;
  1099. } else {
  1100. esdmode5 = 0x00000400;
  1101. }
  1102. if (ddr->ddr_sdram_cfg_2 & SDRAM_CFG2_AP_EN) {
  1103. if (mclk_ps >= 935) {
  1104. /* for DDR4-1600/1866/2133 */
  1105. esdmode5 |= DDR_MR5_CA_PARITY_LAT_4_CLK;
  1106. } else if (mclk_ps >= 833) {
  1107. /* for DDR4-2400 */
  1108. esdmode5 |= DDR_MR5_CA_PARITY_LAT_5_CLK;
  1109. } else {
  1110. printf("parity: mclk_ps = %d not supported\n",
  1111. mclk_ps);
  1112. }
  1113. }
  1114. switch (i) {
  1115. case 1:
  1116. ddr->ddr_sdram_mode_11 = (0
  1117. | ((esdmode4 & 0xFFFF) << 16)
  1118. | ((esdmode5 & 0xFFFF) << 0)
  1119. );
  1120. break;
  1121. case 2:
  1122. ddr->ddr_sdram_mode_13 = (0
  1123. | ((esdmode4 & 0xFFFF) << 16)
  1124. | ((esdmode5 & 0xFFFF) << 0)
  1125. );
  1126. break;
  1127. case 3:
  1128. ddr->ddr_sdram_mode_15 = (0
  1129. | ((esdmode4 & 0xFFFF) << 16)
  1130. | ((esdmode5 & 0xFFFF) << 0)
  1131. );
  1132. break;
  1133. }
  1134. }
  1135. debug("FSLDDR: ddr_sdram_mode_11 = 0x%08x\n",
  1136. ddr->ddr_sdram_mode_11);
  1137. debug("FSLDDR: ddr_sdram_mode_13 = 0x%08x\n",
  1138. ddr->ddr_sdram_mode_13);
  1139. debug("FSLDDR: ddr_sdram_mode_15 = 0x%08x\n",
  1140. ddr->ddr_sdram_mode_15);
  1141. }
  1142. }
  1143. /* DDR SDRAM Mode configuration 10 (DDR_SDRAM_MODE_10) */
  1144. static void set_ddr_sdram_mode_10(const unsigned int ctrl_num,
  1145. fsl_ddr_cfg_regs_t *ddr,
  1146. const memctl_options_t *popts,
  1147. const common_timing_params_t *common_dimm,
  1148. const unsigned int unq_mrs_en)
  1149. {
  1150. int i;
  1151. unsigned short esdmode6 = 0; /* Extended SDRAM mode 6 */
  1152. unsigned short esdmode7 = 0; /* Extended SDRAM mode 7 */
  1153. unsigned int tccdl_min = picos_to_mclk(ctrl_num, common_dimm->tccdl_ps);
  1154. esdmode6 = ((tccdl_min - 4) & 0x7) << 10;
  1155. if (popts->ddr_cdr2 & DDR_CDR2_VREF_RANGE_2)
  1156. esdmode6 |= 1 << 6; /* Range 2 */
  1157. ddr->ddr_sdram_mode_10 = (0
  1158. | ((esdmode6 & 0xffff) << 16)
  1159. | ((esdmode7 & 0xffff) << 0)
  1160. );
  1161. debug("FSLDDR: ddr_sdram_mode_10) = 0x%08x\n", ddr->ddr_sdram_mode_10);
  1162. if (unq_mrs_en) { /* unique mode registers are supported */
  1163. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1164. switch (i) {
  1165. case 1:
  1166. ddr->ddr_sdram_mode_12 = (0
  1167. | ((esdmode6 & 0xFFFF) << 16)
  1168. | ((esdmode7 & 0xFFFF) << 0)
  1169. );
  1170. break;
  1171. case 2:
  1172. ddr->ddr_sdram_mode_14 = (0
  1173. | ((esdmode6 & 0xFFFF) << 16)
  1174. | ((esdmode7 & 0xFFFF) << 0)
  1175. );
  1176. break;
  1177. case 3:
  1178. ddr->ddr_sdram_mode_16 = (0
  1179. | ((esdmode6 & 0xFFFF) << 16)
  1180. | ((esdmode7 & 0xFFFF) << 0)
  1181. );
  1182. break;
  1183. }
  1184. }
  1185. debug("FSLDDR: ddr_sdram_mode_12 = 0x%08x\n",
  1186. ddr->ddr_sdram_mode_12);
  1187. debug("FSLDDR: ddr_sdram_mode_14 = 0x%08x\n",
  1188. ddr->ddr_sdram_mode_14);
  1189. debug("FSLDDR: ddr_sdram_mode_16 = 0x%08x\n",
  1190. ddr->ddr_sdram_mode_16);
  1191. }
  1192. }
  1193. #endif
  1194. /* DDR SDRAM Interval Configuration (DDR_SDRAM_INTERVAL) */
  1195. static void set_ddr_sdram_interval(const unsigned int ctrl_num,
  1196. fsl_ddr_cfg_regs_t *ddr,
  1197. const memctl_options_t *popts,
  1198. const common_timing_params_t *common_dimm)
  1199. {
  1200. unsigned int refint; /* Refresh interval */
  1201. unsigned int bstopre; /* Precharge interval */
  1202. refint = picos_to_mclk(ctrl_num, common_dimm->refresh_rate_ps);
  1203. bstopre = popts->bstopre;
  1204. /* refint field used 0x3FFF in earlier controllers */
  1205. ddr->ddr_sdram_interval = (0
  1206. | ((refint & 0xFFFF) << 16)
  1207. | ((bstopre & 0x3FFF) << 0)
  1208. );
  1209. debug("FSLDDR: ddr_sdram_interval = 0x%08x\n", ddr->ddr_sdram_interval);
  1210. }
  1211. #ifdef CONFIG_SYS_FSL_DDR4
  1212. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  1213. static void set_ddr_sdram_mode(const unsigned int ctrl_num,
  1214. fsl_ddr_cfg_regs_t *ddr,
  1215. const memctl_options_t *popts,
  1216. const common_timing_params_t *common_dimm,
  1217. unsigned int cas_latency,
  1218. unsigned int additive_latency,
  1219. const unsigned int unq_mrs_en)
  1220. {
  1221. int i;
  1222. unsigned short esdmode; /* Extended SDRAM mode */
  1223. unsigned short sdmode; /* SDRAM mode */
  1224. /* Mode Register - MR1 */
  1225. unsigned int qoff = 0; /* Output buffer enable 0=yes, 1=no */
  1226. unsigned int tdqs_en = 0; /* TDQS Enable: 0=no, 1=yes */
  1227. unsigned int rtt;
  1228. unsigned int wrlvl_en = 0; /* Write level enable: 0=no, 1=yes */
  1229. unsigned int al = 0; /* Posted CAS# additive latency (AL) */
  1230. unsigned int dic = 0; /* Output driver impedance, 40ohm */
  1231. unsigned int dll_en = 1; /* DLL Enable 1=Enable (Normal),
  1232. 0=Disable (Test/Debug) */
  1233. /* Mode Register - MR0 */
  1234. unsigned int wr = 0; /* Write Recovery */
  1235. unsigned int dll_rst; /* DLL Reset */
  1236. unsigned int mode; /* Normal=0 or Test=1 */
  1237. unsigned int caslat = 4;/* CAS# latency, default set as 6 cycles */
  1238. /* BT: Burst Type (0=Nibble Sequential, 1=Interleaved) */
  1239. unsigned int bt;
  1240. unsigned int bl; /* BL: Burst Length */
  1241. unsigned int wr_mclk;
  1242. /* DDR4 support WR 10, 12, 14, 16, 18, 20, 24 */
  1243. static const u8 wr_table[] = {
  1244. 0, 1, 1, 2, 2, 3, 3, 4, 4, 5, 5, 6, 6, 6, 6};
  1245. /* DDR4 support CAS 9, 10, 11, 12, 13, 14, 15, 16, 18, 20, 22, 24 */
  1246. static const u8 cas_latency_table[] = {
  1247. 0, 1, 2, 3, 4, 5, 6, 7, 8, 8,
  1248. 9, 9, 10, 10, 11, 11};
  1249. if (popts->rtt_override)
  1250. rtt = popts->rtt_override_value;
  1251. else
  1252. rtt = popts->cs_local_opts[0].odt_rtt_norm;
  1253. if (additive_latency == (cas_latency - 1))
  1254. al = 1;
  1255. if (additive_latency == (cas_latency - 2))
  1256. al = 2;
  1257. if (popts->quad_rank_present)
  1258. dic = 1; /* output driver impedance 240/7 ohm */
  1259. /*
  1260. * The esdmode value will also be used for writing
  1261. * MR1 during write leveling for DDR3, although the
  1262. * bits specifically related to the write leveling
  1263. * scheme will be handled automatically by the DDR
  1264. * controller. so we set the wrlvl_en = 0 here.
  1265. */
  1266. esdmode = (0
  1267. | ((qoff & 0x1) << 12)
  1268. | ((tdqs_en & 0x1) << 11)
  1269. | ((rtt & 0x7) << 8)
  1270. | ((wrlvl_en & 0x1) << 7)
  1271. | ((al & 0x3) << 3)
  1272. | ((dic & 0x3) << 1) /* DIC field is split */
  1273. | ((dll_en & 0x1) << 0)
  1274. );
  1275. /*
  1276. * DLL control for precharge PD
  1277. * 0=slow exit DLL off (tXPDLL)
  1278. * 1=fast exit DLL on (tXP)
  1279. */
  1280. wr_mclk = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
  1281. if (wr_mclk <= 24) {
  1282. wr = wr_table[wr_mclk - 10];
  1283. } else {
  1284. printf("Error: unsupported write recovery for mode register wr_mclk = %d\n",
  1285. wr_mclk);
  1286. }
  1287. dll_rst = 0; /* dll no reset */
  1288. mode = 0; /* normal mode */
  1289. /* look up table to get the cas latency bits */
  1290. if (cas_latency >= 9 && cas_latency <= 24)
  1291. caslat = cas_latency_table[cas_latency - 9];
  1292. else
  1293. printf("Error: unsupported cas latency for mode register\n");
  1294. bt = 0; /* Nibble sequential */
  1295. switch (popts->burst_length) {
  1296. case DDR_BL8:
  1297. bl = 0;
  1298. break;
  1299. case DDR_OTF:
  1300. bl = 1;
  1301. break;
  1302. case DDR_BC4:
  1303. bl = 2;
  1304. break;
  1305. default:
  1306. printf("Error: invalid burst length of %u specified. ",
  1307. popts->burst_length);
  1308. puts("Defaulting to on-the-fly BC4 or BL8 beats.\n");
  1309. bl = 1;
  1310. break;
  1311. }
  1312. sdmode = (0
  1313. | ((wr & 0x7) << 9)
  1314. | ((dll_rst & 0x1) << 8)
  1315. | ((mode & 0x1) << 7)
  1316. | (((caslat >> 1) & 0x7) << 4)
  1317. | ((bt & 0x1) << 3)
  1318. | ((caslat & 1) << 2)
  1319. | ((bl & 0x3) << 0)
  1320. );
  1321. ddr->ddr_sdram_mode = (0
  1322. | ((esdmode & 0xFFFF) << 16)
  1323. | ((sdmode & 0xFFFF) << 0)
  1324. );
  1325. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1326. if (unq_mrs_en) { /* unique mode registers are supported */
  1327. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1328. if (popts->rtt_override)
  1329. rtt = popts->rtt_override_value;
  1330. else
  1331. rtt = popts->cs_local_opts[i].odt_rtt_norm;
  1332. esdmode &= 0xF8FF; /* clear bit 10,9,8 for rtt */
  1333. esdmode |= (rtt & 0x7) << 8;
  1334. switch (i) {
  1335. case 1:
  1336. ddr->ddr_sdram_mode_3 = (0
  1337. | ((esdmode & 0xFFFF) << 16)
  1338. | ((sdmode & 0xFFFF) << 0)
  1339. );
  1340. break;
  1341. case 2:
  1342. ddr->ddr_sdram_mode_5 = (0
  1343. | ((esdmode & 0xFFFF) << 16)
  1344. | ((sdmode & 0xFFFF) << 0)
  1345. );
  1346. break;
  1347. case 3:
  1348. ddr->ddr_sdram_mode_7 = (0
  1349. | ((esdmode & 0xFFFF) << 16)
  1350. | ((sdmode & 0xFFFF) << 0)
  1351. );
  1352. break;
  1353. }
  1354. }
  1355. debug("FSLDDR: ddr_sdram_mode_3 = 0x%08x\n",
  1356. ddr->ddr_sdram_mode_3);
  1357. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1358. ddr->ddr_sdram_mode_5);
  1359. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1360. ddr->ddr_sdram_mode_5);
  1361. }
  1362. }
  1363. #elif defined(CONFIG_SYS_FSL_DDR3)
  1364. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  1365. static void set_ddr_sdram_mode(const unsigned int ctrl_num,
  1366. fsl_ddr_cfg_regs_t *ddr,
  1367. const memctl_options_t *popts,
  1368. const common_timing_params_t *common_dimm,
  1369. unsigned int cas_latency,
  1370. unsigned int additive_latency,
  1371. const unsigned int unq_mrs_en)
  1372. {
  1373. int i;
  1374. unsigned short esdmode; /* Extended SDRAM mode */
  1375. unsigned short sdmode; /* SDRAM mode */
  1376. /* Mode Register - MR1 */
  1377. unsigned int qoff = 0; /* Output buffer enable 0=yes, 1=no */
  1378. unsigned int tdqs_en = 0; /* TDQS Enable: 0=no, 1=yes */
  1379. unsigned int rtt;
  1380. unsigned int wrlvl_en = 0; /* Write level enable: 0=no, 1=yes */
  1381. unsigned int al = 0; /* Posted CAS# additive latency (AL) */
  1382. unsigned int dic = 0; /* Output driver impedance, 40ohm */
  1383. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  1384. 1=Disable (Test/Debug) */
  1385. /* Mode Register - MR0 */
  1386. unsigned int dll_on; /* DLL control for precharge PD, 0=off, 1=on */
  1387. unsigned int wr = 0; /* Write Recovery */
  1388. unsigned int dll_rst; /* DLL Reset */
  1389. unsigned int mode; /* Normal=0 or Test=1 */
  1390. unsigned int caslat = 4;/* CAS# latency, default set as 6 cycles */
  1391. /* BT: Burst Type (0=Nibble Sequential, 1=Interleaved) */
  1392. unsigned int bt;
  1393. unsigned int bl; /* BL: Burst Length */
  1394. unsigned int wr_mclk;
  1395. /*
  1396. * DDR_SDRAM_MODE doesn't support 9,11,13,15
  1397. * Please refer JEDEC Standard No. 79-3E for Mode Register MR0
  1398. * for this table
  1399. */
  1400. static const u8 wr_table[] = {1, 2, 3, 4, 5, 5, 6, 6, 7, 7, 0, 0};
  1401. if (popts->rtt_override)
  1402. rtt = popts->rtt_override_value;
  1403. else
  1404. rtt = popts->cs_local_opts[0].odt_rtt_norm;
  1405. if (additive_latency == (cas_latency - 1))
  1406. al = 1;
  1407. if (additive_latency == (cas_latency - 2))
  1408. al = 2;
  1409. if (popts->quad_rank_present)
  1410. dic = 1; /* output driver impedance 240/7 ohm */
  1411. /*
  1412. * The esdmode value will also be used for writing
  1413. * MR1 during write leveling for DDR3, although the
  1414. * bits specifically related to the write leveling
  1415. * scheme will be handled automatically by the DDR
  1416. * controller. so we set the wrlvl_en = 0 here.
  1417. */
  1418. esdmode = (0
  1419. | ((qoff & 0x1) << 12)
  1420. | ((tdqs_en & 0x1) << 11)
  1421. | ((rtt & 0x4) << 7) /* rtt field is split */
  1422. | ((wrlvl_en & 0x1) << 7)
  1423. | ((rtt & 0x2) << 5) /* rtt field is split */
  1424. | ((dic & 0x2) << 4) /* DIC field is split */
  1425. | ((al & 0x3) << 3)
  1426. | ((rtt & 0x1) << 2) /* rtt field is split */
  1427. | ((dic & 0x1) << 1) /* DIC field is split */
  1428. | ((dll_en & 0x1) << 0)
  1429. );
  1430. /*
  1431. * DLL control for precharge PD
  1432. * 0=slow exit DLL off (tXPDLL)
  1433. * 1=fast exit DLL on (tXP)
  1434. */
  1435. dll_on = 1;
  1436. wr_mclk = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
  1437. if (wr_mclk <= 16) {
  1438. wr = wr_table[wr_mclk - 5];
  1439. } else {
  1440. printf("Error: unsupported write recovery for mode register "
  1441. "wr_mclk = %d\n", wr_mclk);
  1442. }
  1443. dll_rst = 0; /* dll no reset */
  1444. mode = 0; /* normal mode */
  1445. /* look up table to get the cas latency bits */
  1446. if (cas_latency >= 5 && cas_latency <= 16) {
  1447. unsigned char cas_latency_table[] = {
  1448. 0x2, /* 5 clocks */
  1449. 0x4, /* 6 clocks */
  1450. 0x6, /* 7 clocks */
  1451. 0x8, /* 8 clocks */
  1452. 0xa, /* 9 clocks */
  1453. 0xc, /* 10 clocks */
  1454. 0xe, /* 11 clocks */
  1455. 0x1, /* 12 clocks */
  1456. 0x3, /* 13 clocks */
  1457. 0x5, /* 14 clocks */
  1458. 0x7, /* 15 clocks */
  1459. 0x9, /* 16 clocks */
  1460. };
  1461. caslat = cas_latency_table[cas_latency - 5];
  1462. } else {
  1463. printf("Error: unsupported cas latency for mode register\n");
  1464. }
  1465. bt = 0; /* Nibble sequential */
  1466. switch (popts->burst_length) {
  1467. case DDR_BL8:
  1468. bl = 0;
  1469. break;
  1470. case DDR_OTF:
  1471. bl = 1;
  1472. break;
  1473. case DDR_BC4:
  1474. bl = 2;
  1475. break;
  1476. default:
  1477. printf("Error: invalid burst length of %u specified. "
  1478. " Defaulting to on-the-fly BC4 or BL8 beats.\n",
  1479. popts->burst_length);
  1480. bl = 1;
  1481. break;
  1482. }
  1483. sdmode = (0
  1484. | ((dll_on & 0x1) << 12)
  1485. | ((wr & 0x7) << 9)
  1486. | ((dll_rst & 0x1) << 8)
  1487. | ((mode & 0x1) << 7)
  1488. | (((caslat >> 1) & 0x7) << 4)
  1489. | ((bt & 0x1) << 3)
  1490. | ((caslat & 1) << 2)
  1491. | ((bl & 0x3) << 0)
  1492. );
  1493. ddr->ddr_sdram_mode = (0
  1494. | ((esdmode & 0xFFFF) << 16)
  1495. | ((sdmode & 0xFFFF) << 0)
  1496. );
  1497. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1498. if (unq_mrs_en) { /* unique mode registers are supported */
  1499. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1500. if (popts->rtt_override)
  1501. rtt = popts->rtt_override_value;
  1502. else
  1503. rtt = popts->cs_local_opts[i].odt_rtt_norm;
  1504. esdmode &= 0xFDBB; /* clear bit 9,6,2 */
  1505. esdmode |= (0
  1506. | ((rtt & 0x4) << 7) /* rtt field is split */
  1507. | ((rtt & 0x2) << 5) /* rtt field is split */
  1508. | ((rtt & 0x1) << 2) /* rtt field is split */
  1509. );
  1510. switch (i) {
  1511. case 1:
  1512. ddr->ddr_sdram_mode_3 = (0
  1513. | ((esdmode & 0xFFFF) << 16)
  1514. | ((sdmode & 0xFFFF) << 0)
  1515. );
  1516. break;
  1517. case 2:
  1518. ddr->ddr_sdram_mode_5 = (0
  1519. | ((esdmode & 0xFFFF) << 16)
  1520. | ((sdmode & 0xFFFF) << 0)
  1521. );
  1522. break;
  1523. case 3:
  1524. ddr->ddr_sdram_mode_7 = (0
  1525. | ((esdmode & 0xFFFF) << 16)
  1526. | ((sdmode & 0xFFFF) << 0)
  1527. );
  1528. break;
  1529. }
  1530. }
  1531. debug("FSLDDR: ddr_sdram_mode_3 = 0x%08x\n",
  1532. ddr->ddr_sdram_mode_3);
  1533. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1534. ddr->ddr_sdram_mode_5);
  1535. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1536. ddr->ddr_sdram_mode_5);
  1537. }
  1538. }
  1539. #else /* !CONFIG_SYS_FSL_DDR3 */
  1540. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  1541. static void set_ddr_sdram_mode(const unsigned int ctrl_num,
  1542. fsl_ddr_cfg_regs_t *ddr,
  1543. const memctl_options_t *popts,
  1544. const common_timing_params_t *common_dimm,
  1545. unsigned int cas_latency,
  1546. unsigned int additive_latency,
  1547. const unsigned int unq_mrs_en)
  1548. {
  1549. unsigned short esdmode; /* Extended SDRAM mode */
  1550. unsigned short sdmode; /* SDRAM mode */
  1551. /*
  1552. * FIXME: This ought to be pre-calculated in a
  1553. * technology-specific routine,
  1554. * e.g. compute_DDR2_mode_register(), and then the
  1555. * sdmode and esdmode passed in as part of common_dimm.
  1556. */
  1557. /* Extended Mode Register */
  1558. unsigned int mrs = 0; /* Mode Register Set */
  1559. unsigned int outputs = 0; /* 0=Enabled, 1=Disabled */
  1560. unsigned int rdqs_en = 0; /* RDQS Enable: 0=no, 1=yes */
  1561. unsigned int dqs_en = 0; /* DQS# Enable: 0=enable, 1=disable */
  1562. unsigned int ocd = 0; /* 0x0=OCD not supported,
  1563. 0x7=OCD default state */
  1564. unsigned int rtt;
  1565. unsigned int al; /* Posted CAS# additive latency (AL) */
  1566. unsigned int ods = 0; /* Output Drive Strength:
  1567. 0 = Full strength (18ohm)
  1568. 1 = Reduced strength (4ohm) */
  1569. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  1570. 1=Disable (Test/Debug) */
  1571. /* Mode Register (MR) */
  1572. unsigned int mr; /* Mode Register Definition */
  1573. unsigned int pd; /* Power-Down Mode */
  1574. unsigned int wr; /* Write Recovery */
  1575. unsigned int dll_res; /* DLL Reset */
  1576. unsigned int mode; /* Normal=0 or Test=1 */
  1577. unsigned int caslat = 0;/* CAS# latency */
  1578. /* BT: Burst Type (0=Sequential, 1=Interleaved) */
  1579. unsigned int bt;
  1580. unsigned int bl; /* BL: Burst Length */
  1581. dqs_en = !popts->dqs_config;
  1582. rtt = fsl_ddr_get_rtt();
  1583. al = additive_latency;
  1584. esdmode = (0
  1585. | ((mrs & 0x3) << 14)
  1586. | ((outputs & 0x1) << 12)
  1587. | ((rdqs_en & 0x1) << 11)
  1588. | ((dqs_en & 0x1) << 10)
  1589. | ((ocd & 0x7) << 7)
  1590. | ((rtt & 0x2) << 5) /* rtt field is split */
  1591. | ((al & 0x7) << 3)
  1592. | ((rtt & 0x1) << 2) /* rtt field is split */
  1593. | ((ods & 0x1) << 1)
  1594. | ((dll_en & 0x1) << 0)
  1595. );
  1596. mr = 0; /* FIXME: CHECKME */
  1597. /*
  1598. * 0 = Fast Exit (Normal)
  1599. * 1 = Slow Exit (Low Power)
  1600. */
  1601. pd = 0;
  1602. #if defined(CONFIG_SYS_FSL_DDR1)
  1603. wr = 0; /* Historical */
  1604. #elif defined(CONFIG_SYS_FSL_DDR2)
  1605. wr = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
  1606. #endif
  1607. dll_res = 0;
  1608. mode = 0;
  1609. #if defined(CONFIG_SYS_FSL_DDR1)
  1610. if (1 <= cas_latency && cas_latency <= 4) {
  1611. unsigned char mode_caslat_table[4] = {
  1612. 0x5, /* 1.5 clocks */
  1613. 0x2, /* 2.0 clocks */
  1614. 0x6, /* 2.5 clocks */
  1615. 0x3 /* 3.0 clocks */
  1616. };
  1617. caslat = mode_caslat_table[cas_latency - 1];
  1618. } else {
  1619. printf("Warning: unknown cas_latency %d\n", cas_latency);
  1620. }
  1621. #elif defined(CONFIG_SYS_FSL_DDR2)
  1622. caslat = cas_latency;
  1623. #endif
  1624. bt = 0;
  1625. switch (popts->burst_length) {
  1626. case DDR_BL4:
  1627. bl = 2;
  1628. break;
  1629. case DDR_BL8:
  1630. bl = 3;
  1631. break;
  1632. default:
  1633. printf("Error: invalid burst length of %u specified. "
  1634. " Defaulting to 4 beats.\n",
  1635. popts->burst_length);
  1636. bl = 2;
  1637. break;
  1638. }
  1639. sdmode = (0
  1640. | ((mr & 0x3) << 14)
  1641. | ((pd & 0x1) << 12)
  1642. | ((wr & 0x7) << 9)
  1643. | ((dll_res & 0x1) << 8)
  1644. | ((mode & 0x1) << 7)
  1645. | ((caslat & 0x7) << 4)
  1646. | ((bt & 0x1) << 3)
  1647. | ((bl & 0x7) << 0)
  1648. );
  1649. ddr->ddr_sdram_mode = (0
  1650. | ((esdmode & 0xFFFF) << 16)
  1651. | ((sdmode & 0xFFFF) << 0)
  1652. );
  1653. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1654. }
  1655. #endif
  1656. /* DDR SDRAM Data Initialization (DDR_DATA_INIT) */
  1657. static void set_ddr_data_init(fsl_ddr_cfg_regs_t *ddr)
  1658. {
  1659. unsigned int init_value; /* Initialization value */
  1660. #ifdef CONFIG_MEM_INIT_VALUE
  1661. init_value = CONFIG_MEM_INIT_VALUE;
  1662. #else
  1663. init_value = 0xDEADBEEF;
  1664. #endif
  1665. ddr->ddr_data_init = init_value;
  1666. }
  1667. /*
  1668. * DDR SDRAM Clock Control (DDR_SDRAM_CLK_CNTL)
  1669. * The old controller on the 8540/60 doesn't have this register.
  1670. * Hope it's OK to set it (to 0) anyway.
  1671. */
  1672. static void set_ddr_sdram_clk_cntl(fsl_ddr_cfg_regs_t *ddr,
  1673. const memctl_options_t *popts)
  1674. {
  1675. unsigned int clk_adjust; /* Clock adjust */
  1676. unsigned int ss_en = 0; /* Source synchronous enable */
  1677. #if defined(CONFIG_ARCH_MPC8541) || defined(CONFIG_ARCH_MPC8555)
  1678. /* Per FSL Application Note: AN2805 */
  1679. ss_en = 1;
  1680. #endif
  1681. if (fsl_ddr_get_version(0) >= 0x40701) {
  1682. /* clk_adjust in 5-bits on T-series and LS-series */
  1683. clk_adjust = (popts->clk_adjust & 0x1F) << 22;
  1684. } else {
  1685. /* clk_adjust in 4-bits on earlier MPC85xx and P-series */
  1686. clk_adjust = (popts->clk_adjust & 0xF) << 23;
  1687. }
  1688. ddr->ddr_sdram_clk_cntl = (0
  1689. | ((ss_en & 0x1) << 31)
  1690. | clk_adjust
  1691. );
  1692. debug("FSLDDR: clk_cntl = 0x%08x\n", ddr->ddr_sdram_clk_cntl);
  1693. }
  1694. /* DDR Initialization Address (DDR_INIT_ADDR) */
  1695. static void set_ddr_init_addr(fsl_ddr_cfg_regs_t *ddr)
  1696. {
  1697. unsigned int init_addr = 0; /* Initialization address */
  1698. ddr->ddr_init_addr = init_addr;
  1699. }
  1700. /* DDR Initialization Address (DDR_INIT_EXT_ADDR) */
  1701. static void set_ddr_init_ext_addr(fsl_ddr_cfg_regs_t *ddr)
  1702. {
  1703. unsigned int uia = 0; /* Use initialization address */
  1704. unsigned int init_ext_addr = 0; /* Initialization address */
  1705. ddr->ddr_init_ext_addr = (0
  1706. | ((uia & 0x1) << 31)
  1707. | (init_ext_addr & 0xF)
  1708. );
  1709. }
  1710. /* DDR SDRAM Timing Configuration 4 (TIMING_CFG_4) */
  1711. static void set_timing_cfg_4(fsl_ddr_cfg_regs_t *ddr,
  1712. const memctl_options_t *popts)
  1713. {
  1714. unsigned int rwt = 0; /* Read-to-write turnaround for same CS */
  1715. unsigned int wrt = 0; /* Write-to-read turnaround for same CS */
  1716. unsigned int rrt = 0; /* Read-to-read turnaround for same CS */
  1717. unsigned int wwt = 0; /* Write-to-write turnaround for same CS */
  1718. unsigned int trwt_mclk = 0; /* ext_rwt */
  1719. unsigned int dll_lock = 0; /* DDR SDRAM DLL Lock Time */
  1720. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  1721. if (popts->burst_length == DDR_BL8) {
  1722. /* We set BL/2 for fixed BL8 */
  1723. rrt = 0; /* BL/2 clocks */
  1724. wwt = 0; /* BL/2 clocks */
  1725. } else {
  1726. /* We need to set BL/2 + 2 to BC4 and OTF */
  1727. rrt = 2; /* BL/2 + 2 clocks */
  1728. wwt = 2; /* BL/2 + 2 clocks */
  1729. }
  1730. #endif
  1731. #ifdef CONFIG_SYS_FSL_DDR4
  1732. dll_lock = 2; /* tDLLK = 1024 clocks */
  1733. #elif defined(CONFIG_SYS_FSL_DDR3)
  1734. dll_lock = 1; /* tDLLK = 512 clocks from spec */
  1735. #endif
  1736. if (popts->trwt_override)
  1737. trwt_mclk = popts->trwt;
  1738. ddr->timing_cfg_4 = (0
  1739. | ((rwt & 0xf) << 28)
  1740. | ((wrt & 0xf) << 24)
  1741. | ((rrt & 0xf) << 20)
  1742. | ((wwt & 0xf) << 16)
  1743. | ((trwt_mclk & 0xc) << 12)
  1744. | (dll_lock & 0x3)
  1745. );
  1746. debug("FSLDDR: timing_cfg_4 = 0x%08x\n", ddr->timing_cfg_4);
  1747. }
  1748. /* DDR SDRAM Timing Configuration 5 (TIMING_CFG_5) */
  1749. static void set_timing_cfg_5(fsl_ddr_cfg_regs_t *ddr, unsigned int cas_latency)
  1750. {
  1751. unsigned int rodt_on = 0; /* Read to ODT on */
  1752. unsigned int rodt_off = 0; /* Read to ODT off */
  1753. unsigned int wodt_on = 0; /* Write to ODT on */
  1754. unsigned int wodt_off = 0; /* Write to ODT off */
  1755. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  1756. unsigned int wr_lat = ((ddr->timing_cfg_2 & 0x00780000) >> 19) +
  1757. ((ddr->timing_cfg_2 & 0x00040000) >> 14);
  1758. /* rodt_on = timing_cfg_1[caslat] - timing_cfg_2[wrlat] + 1 */
  1759. if (cas_latency >= wr_lat)
  1760. rodt_on = cas_latency - wr_lat + 1;
  1761. rodt_off = 4; /* 4 clocks */
  1762. wodt_on = 1; /* 1 clocks */
  1763. wodt_off = 4; /* 4 clocks */
  1764. #endif
  1765. ddr->timing_cfg_5 = (0
  1766. | ((rodt_on & 0x1f) << 24)
  1767. | ((rodt_off & 0x7) << 20)
  1768. | ((wodt_on & 0x1f) << 12)
  1769. | ((wodt_off & 0x7) << 8)
  1770. );
  1771. debug("FSLDDR: timing_cfg_5 = 0x%08x\n", ddr->timing_cfg_5);
  1772. }
  1773. #ifdef CONFIG_SYS_FSL_DDR4
  1774. static void set_timing_cfg_6(fsl_ddr_cfg_regs_t *ddr)
  1775. {
  1776. unsigned int hs_caslat = 0;
  1777. unsigned int hs_wrlat = 0;
  1778. unsigned int hs_wrrec = 0;
  1779. unsigned int hs_clkadj = 0;
  1780. unsigned int hs_wrlvl_start = 0;
  1781. ddr->timing_cfg_6 = (0
  1782. | ((hs_caslat & 0x1f) << 24)
  1783. | ((hs_wrlat & 0x1f) << 19)
  1784. | ((hs_wrrec & 0x1f) << 12)
  1785. | ((hs_clkadj & 0x1f) << 6)
  1786. | ((hs_wrlvl_start & 0x1f) << 0)
  1787. );
  1788. debug("FSLDDR: timing_cfg_6 = 0x%08x\n", ddr->timing_cfg_6);
  1789. }
  1790. static void set_timing_cfg_7(const unsigned int ctrl_num,
  1791. fsl_ddr_cfg_regs_t *ddr,
  1792. const common_timing_params_t *common_dimm)
  1793. {
  1794. unsigned int txpr, tcksre, tcksrx;
  1795. unsigned int cke_rst, cksre, cksrx, par_lat = 0, cs_to_cmd;
  1796. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  1797. txpr = max(5U, picos_to_mclk(ctrl_num, common_dimm->trfc1_ps + 10000));
  1798. tcksre = max(5U, picos_to_mclk(ctrl_num, 10000));
  1799. tcksrx = max(5U, picos_to_mclk(ctrl_num, 10000));
  1800. if (ddr->ddr_sdram_cfg_2 & SDRAM_CFG2_AP_EN) {
  1801. if (mclk_ps >= 935) {
  1802. /* parity latency 4 clocks in case of 1600/1866/2133 */
  1803. par_lat = 4;
  1804. } else if (mclk_ps >= 833) {
  1805. /* parity latency 5 clocks for DDR4-2400 */
  1806. par_lat = 5;
  1807. } else {
  1808. printf("parity: mclk_ps = %d not supported\n", mclk_ps);
  1809. }
  1810. }
  1811. cs_to_cmd = 0;
  1812. if (txpr <= 200)
  1813. cke_rst = 0;
  1814. else if (txpr <= 256)
  1815. cke_rst = 1;
  1816. else if (txpr <= 512)
  1817. cke_rst = 2;
  1818. else
  1819. cke_rst = 3;
  1820. if (tcksre <= 19)
  1821. cksre = tcksre - 5;
  1822. else
  1823. cksre = 15;
  1824. if (tcksrx <= 19)
  1825. cksrx = tcksrx - 5;
  1826. else
  1827. cksrx = 15;
  1828. ddr->timing_cfg_7 = (0
  1829. | ((cke_rst & 0x3) << 28)
  1830. | ((cksre & 0xf) << 24)
  1831. | ((cksrx & 0xf) << 20)
  1832. | ((par_lat & 0xf) << 16)
  1833. | ((cs_to_cmd & 0xf) << 4)
  1834. );
  1835. debug("FSLDDR: timing_cfg_7 = 0x%08x\n", ddr->timing_cfg_7);
  1836. }
  1837. static void set_timing_cfg_8(const unsigned int ctrl_num,
  1838. fsl_ddr_cfg_regs_t *ddr,
  1839. const memctl_options_t *popts,
  1840. const common_timing_params_t *common_dimm,
  1841. unsigned int cas_latency)
  1842. {
  1843. unsigned int rwt_bg, wrt_bg, rrt_bg, wwt_bg;
  1844. unsigned int acttoact_bg, wrtord_bg, pre_all_rec;
  1845. unsigned int tccdl = picos_to_mclk(ctrl_num, common_dimm->tccdl_ps);
  1846. unsigned int wr_lat = ((ddr->timing_cfg_2 & 0x00780000) >> 19) +
  1847. ((ddr->timing_cfg_2 & 0x00040000) >> 14);
  1848. rwt_bg = cas_latency + 2 + 4 - wr_lat;
  1849. if (rwt_bg < tccdl)
  1850. rwt_bg = tccdl - rwt_bg;
  1851. else
  1852. rwt_bg = 0;
  1853. wrt_bg = wr_lat + 4 + 1 - cas_latency;
  1854. if (wrt_bg < tccdl)
  1855. wrt_bg = tccdl - wrt_bg;
  1856. else
  1857. wrt_bg = 0;
  1858. if (popts->burst_length == DDR_BL8) {
  1859. rrt_bg = tccdl - 4;
  1860. wwt_bg = tccdl - 4;
  1861. } else {
  1862. rrt_bg = tccdl - 2;
  1863. wwt_bg = tccdl - 2;
  1864. }
  1865. acttoact_bg = picos_to_mclk(ctrl_num, common_dimm->trrdl_ps);
  1866. wrtord_bg = max(4U, picos_to_mclk(ctrl_num, 7500));
  1867. if (popts->otf_burst_chop_en)
  1868. wrtord_bg += 2;
  1869. pre_all_rec = 0;
  1870. ddr->timing_cfg_8 = (0
  1871. | ((rwt_bg & 0xf) << 28)
  1872. | ((wrt_bg & 0xf) << 24)
  1873. | ((rrt_bg & 0xf) << 20)
  1874. | ((wwt_bg & 0xf) << 16)
  1875. | ((acttoact_bg & 0xf) << 12)
  1876. | ((wrtord_bg & 0xf) << 8)
  1877. | ((pre_all_rec & 0x1f) << 0)
  1878. );
  1879. debug("FSLDDR: timing_cfg_8 = 0x%08x\n", ddr->timing_cfg_8);
  1880. }
  1881. static void set_timing_cfg_9(fsl_ddr_cfg_regs_t *ddr)
  1882. {
  1883. ddr->timing_cfg_9 = 0;
  1884. debug("FSLDDR: timing_cfg_9 = 0x%08x\n", ddr->timing_cfg_9);
  1885. }
  1886. /* This function needs to be called after set_ddr_sdram_cfg() is called */
  1887. static void set_ddr_dq_mapping(fsl_ddr_cfg_regs_t *ddr,
  1888. const dimm_params_t *dimm_params)
  1889. {
  1890. unsigned int acc_ecc_en = (ddr->ddr_sdram_cfg >> 2) & 0x1;
  1891. int i;
  1892. for (i = 0; i < CONFIG_DIMM_SLOTS_PER_CTLR; i++) {
  1893. if (dimm_params[i].n_ranks)
  1894. break;
  1895. }
  1896. if (i >= CONFIG_DIMM_SLOTS_PER_CTLR) {
  1897. puts("DDR error: no DIMM found!\n");
  1898. return;
  1899. }
  1900. ddr->dq_map_0 = ((dimm_params[i].dq_mapping[0] & 0x3F) << 26) |
  1901. ((dimm_params[i].dq_mapping[1] & 0x3F) << 20) |
  1902. ((dimm_params[i].dq_mapping[2] & 0x3F) << 14) |
  1903. ((dimm_params[i].dq_mapping[3] & 0x3F) << 8) |
  1904. ((dimm_params[i].dq_mapping[4] & 0x3F) << 2);
  1905. ddr->dq_map_1 = ((dimm_params[i].dq_mapping[5] & 0x3F) << 26) |
  1906. ((dimm_params[i].dq_mapping[6] & 0x3F) << 20) |
  1907. ((dimm_params[i].dq_mapping[7] & 0x3F) << 14) |
  1908. ((dimm_params[i].dq_mapping[10] & 0x3F) << 8) |
  1909. ((dimm_params[i].dq_mapping[11] & 0x3F) << 2);
  1910. ddr->dq_map_2 = ((dimm_params[i].dq_mapping[12] & 0x3F) << 26) |
  1911. ((dimm_params[i].dq_mapping[13] & 0x3F) << 20) |
  1912. ((dimm_params[i].dq_mapping[14] & 0x3F) << 14) |
  1913. ((dimm_params[i].dq_mapping[15] & 0x3F) << 8) |
  1914. ((dimm_params[i].dq_mapping[16] & 0x3F) << 2);
  1915. /* dq_map for ECC[4:7] is set to 0 if accumulated ECC is enabled */
  1916. ddr->dq_map_3 = ((dimm_params[i].dq_mapping[17] & 0x3F) << 26) |
  1917. ((dimm_params[i].dq_mapping[8] & 0x3F) << 20) |
  1918. (acc_ecc_en ? 0 :
  1919. (dimm_params[i].dq_mapping[9] & 0x3F) << 14) |
  1920. dimm_params[i].dq_mapping_ors;
  1921. debug("FSLDDR: dq_map_0 = 0x%08x\n", ddr->dq_map_0);
  1922. debug("FSLDDR: dq_map_1 = 0x%08x\n", ddr->dq_map_1);
  1923. debug("FSLDDR: dq_map_2 = 0x%08x\n", ddr->dq_map_2);
  1924. debug("FSLDDR: dq_map_3 = 0x%08x\n", ddr->dq_map_3);
  1925. }
  1926. static void set_ddr_sdram_cfg_3(fsl_ddr_cfg_regs_t *ddr,
  1927. const memctl_options_t *popts)
  1928. {
  1929. int rd_pre;
  1930. rd_pre = popts->quad_rank_present ? 1 : 0;
  1931. ddr->ddr_sdram_cfg_3 = (rd_pre & 0x1) << 16;
  1932. debug("FSLDDR: ddr_sdram_cfg_3 = 0x%08x\n", ddr->ddr_sdram_cfg_3);
  1933. }
  1934. #endif /* CONFIG_SYS_FSL_DDR4 */
  1935. /* DDR ZQ Calibration Control (DDR_ZQ_CNTL) */
  1936. static void set_ddr_zq_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int zq_en)
  1937. {
  1938. unsigned int zqinit = 0;/* POR ZQ Calibration Time (tZQinit) */
  1939. /* Normal Operation Full Calibration Time (tZQoper) */
  1940. unsigned int zqoper = 0;
  1941. /* Normal Operation Short Calibration Time (tZQCS) */
  1942. unsigned int zqcs = 0;
  1943. #ifdef CONFIG_SYS_FSL_DDR4
  1944. unsigned int zqcs_init;
  1945. #endif
  1946. if (zq_en) {
  1947. #ifdef CONFIG_SYS_FSL_DDR4
  1948. zqinit = 10; /* 1024 clocks */
  1949. zqoper = 9; /* 512 clocks */
  1950. zqcs = 7; /* 128 clocks */
  1951. zqcs_init = 5; /* 1024 refresh sequences */
  1952. #else
  1953. zqinit = 9; /* 512 clocks */
  1954. zqoper = 8; /* 256 clocks */
  1955. zqcs = 6; /* 64 clocks */
  1956. #endif
  1957. }
  1958. ddr->ddr_zq_cntl = (0
  1959. | ((zq_en & 0x1) << 31)
  1960. | ((zqinit & 0xF) << 24)
  1961. | ((zqoper & 0xF) << 16)
  1962. | ((zqcs & 0xF) << 8)
  1963. #ifdef CONFIG_SYS_FSL_DDR4
  1964. | ((zqcs_init & 0xF) << 0)
  1965. #endif
  1966. );
  1967. debug("FSLDDR: zq_cntl = 0x%08x\n", ddr->ddr_zq_cntl);
  1968. }
  1969. /* DDR Write Leveling Control (DDR_WRLVL_CNTL) */
  1970. static void set_ddr_wrlvl_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int wrlvl_en,
  1971. const memctl_options_t *popts)
  1972. {
  1973. /*
  1974. * First DQS pulse rising edge after margining mode
  1975. * is programmed (tWL_MRD)
  1976. */
  1977. unsigned int wrlvl_mrd = 0;
  1978. /* ODT delay after margining mode is programmed (tWL_ODTEN) */
  1979. unsigned int wrlvl_odten = 0;
  1980. /* DQS/DQS_ delay after margining mode is programmed (tWL_DQSEN) */
  1981. unsigned int wrlvl_dqsen = 0;
  1982. /* WRLVL_SMPL: Write leveling sample time */
  1983. unsigned int wrlvl_smpl = 0;
  1984. /* WRLVL_WLR: Write leveling repeition time */
  1985. unsigned int wrlvl_wlr = 0;
  1986. /* WRLVL_START: Write leveling start time */
  1987. unsigned int wrlvl_start = 0;
  1988. /* suggest enable write leveling for DDR3 due to fly-by topology */
  1989. if (wrlvl_en) {
  1990. /* tWL_MRD min = 40 nCK, we set it 64 */
  1991. wrlvl_mrd = 0x6;
  1992. /* tWL_ODTEN 128 */
  1993. wrlvl_odten = 0x7;
  1994. /* tWL_DQSEN min = 25 nCK, we set it 32 */
  1995. wrlvl_dqsen = 0x5;
  1996. /*
  1997. * Write leveling sample time at least need 6 clocks
  1998. * higher than tWLO to allow enough time for progagation
  1999. * delay and sampling the prime data bits.
  2000. */
  2001. wrlvl_smpl = 0xf;
  2002. /*
  2003. * Write leveling repetition time
  2004. * at least tWLO + 6 clocks clocks
  2005. * we set it 64
  2006. */
  2007. wrlvl_wlr = 0x6;
  2008. /*
  2009. * Write leveling start time
  2010. * The value use for the DQS_ADJUST for the first sample
  2011. * when write leveling is enabled. It probably needs to be
  2012. * overridden per platform.
  2013. */
  2014. wrlvl_start = 0x8;
  2015. /*
  2016. * Override the write leveling sample and start time
  2017. * according to specific board
  2018. */
  2019. if (popts->wrlvl_override) {
  2020. wrlvl_smpl = popts->wrlvl_sample;
  2021. wrlvl_start = popts->wrlvl_start;
  2022. }
  2023. }
  2024. ddr->ddr_wrlvl_cntl = (0
  2025. | ((wrlvl_en & 0x1) << 31)
  2026. | ((wrlvl_mrd & 0x7) << 24)
  2027. | ((wrlvl_odten & 0x7) << 20)
  2028. | ((wrlvl_dqsen & 0x7) << 16)
  2029. | ((wrlvl_smpl & 0xf) << 12)
  2030. | ((wrlvl_wlr & 0x7) << 8)
  2031. | ((wrlvl_start & 0x1F) << 0)
  2032. );
  2033. debug("FSLDDR: wrlvl_cntl = 0x%08x\n", ddr->ddr_wrlvl_cntl);
  2034. ddr->ddr_wrlvl_cntl_2 = popts->wrlvl_ctl_2;
  2035. debug("FSLDDR: wrlvl_cntl_2 = 0x%08x\n", ddr->ddr_wrlvl_cntl_2);
  2036. ddr->ddr_wrlvl_cntl_3 = popts->wrlvl_ctl_3;
  2037. debug("FSLDDR: wrlvl_cntl_3 = 0x%08x\n", ddr->ddr_wrlvl_cntl_3);
  2038. }
  2039. /* DDR Self Refresh Counter (DDR_SR_CNTR) */
  2040. static void set_ddr_sr_cntr(fsl_ddr_cfg_regs_t *ddr, unsigned int sr_it)
  2041. {
  2042. /* Self Refresh Idle Threshold */
  2043. ddr->ddr_sr_cntr = (sr_it & 0xF) << 16;
  2044. }
  2045. static void set_ddr_eor(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  2046. {
  2047. if (popts->addr_hash) {
  2048. ddr->ddr_eor = 0x40000000; /* address hash enable */
  2049. puts("Address hashing enabled.\n");
  2050. }
  2051. }
  2052. static void set_ddr_cdr1(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  2053. {
  2054. ddr->ddr_cdr1 = popts->ddr_cdr1;
  2055. debug("FSLDDR: ddr_cdr1 = 0x%08x\n", ddr->ddr_cdr1);
  2056. }
  2057. static void set_ddr_cdr2(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  2058. {
  2059. ddr->ddr_cdr2 = popts->ddr_cdr2;
  2060. debug("FSLDDR: ddr_cdr2 = 0x%08x\n", ddr->ddr_cdr2);
  2061. }
  2062. unsigned int
  2063. check_fsl_memctl_config_regs(const fsl_ddr_cfg_regs_t *ddr)
  2064. {
  2065. unsigned int res = 0;
  2066. /*
  2067. * Check that DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] are
  2068. * not set at the same time.
  2069. */
  2070. if (ddr->ddr_sdram_cfg & 0x10000000
  2071. && ddr->ddr_sdram_cfg & 0x00008000) {
  2072. printf("Error: DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] "
  2073. " should not be set at the same time.\n");
  2074. res++;
  2075. }
  2076. return res;
  2077. }
  2078. unsigned int
  2079. compute_fsl_memctl_config_regs(const unsigned int ctrl_num,
  2080. const memctl_options_t *popts,
  2081. fsl_ddr_cfg_regs_t *ddr,
  2082. const common_timing_params_t *common_dimm,
  2083. const dimm_params_t *dimm_params,
  2084. unsigned int dbw_cap_adj,
  2085. unsigned int size_only)
  2086. {
  2087. unsigned int i;
  2088. unsigned int cas_latency;
  2089. unsigned int additive_latency;
  2090. unsigned int sr_it;
  2091. unsigned int zq_en;
  2092. unsigned int wrlvl_en;
  2093. unsigned int ip_rev = 0;
  2094. unsigned int unq_mrs_en = 0;
  2095. int cs_en = 1;
  2096. #ifdef CONFIG_SYS_FSL_ERRATUM_A009942
  2097. unsigned int ddr_freq;
  2098. #endif
  2099. #if (defined(CONFIG_SYS_FSL_ERRATUM_A008378) && \
  2100. defined(CONFIG_SYS_FSL_DDRC_GEN4)) || \
  2101. defined(CONFIG_SYS_FSL_ERRATUM_A009942)
  2102. struct ccsr_ddr __iomem *ddrc;
  2103. switch (ctrl_num) {
  2104. case 0:
  2105. ddrc = (void *)CONFIG_SYS_FSL_DDR_ADDR;
  2106. break;
  2107. #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 1)
  2108. case 1:
  2109. ddrc = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
  2110. break;
  2111. #endif
  2112. #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 2)
  2113. case 2:
  2114. ddrc = (void *)CONFIG_SYS_FSL_DDR3_ADDR;
  2115. break;
  2116. #endif
  2117. #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 3)
  2118. case 3:
  2119. ddrc = (void *)CONFIG_SYS_FSL_DDR4_ADDR;
  2120. break;
  2121. #endif
  2122. default:
  2123. printf("%s unexpected ctrl_num = %u\n", __func__, ctrl_num);
  2124. return 1;
  2125. }
  2126. #endif
  2127. memset(ddr, 0, sizeof(fsl_ddr_cfg_regs_t));
  2128. if (common_dimm == NULL) {
  2129. printf("Error: subset DIMM params struct null pointer\n");
  2130. return 1;
  2131. }
  2132. /*
  2133. * Process overrides first.
  2134. *
  2135. * FIXME: somehow add dereated caslat to this
  2136. */
  2137. cas_latency = (popts->cas_latency_override)
  2138. ? popts->cas_latency_override_value
  2139. : common_dimm->lowest_common_spd_caslat;
  2140. additive_latency = (popts->additive_latency_override)
  2141. ? popts->additive_latency_override_value
  2142. : common_dimm->additive_latency;
  2143. sr_it = (popts->auto_self_refresh_en)
  2144. ? popts->sr_it
  2145. : 0;
  2146. /* ZQ calibration */
  2147. zq_en = (popts->zq_en) ? 1 : 0;
  2148. /* write leveling */
  2149. wrlvl_en = (popts->wrlvl_en) ? 1 : 0;
  2150. /* Chip Select Memory Bounds (CSn_BNDS) */
  2151. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  2152. unsigned long long ea, sa;
  2153. unsigned int cs_per_dimm
  2154. = CONFIG_CHIP_SELECTS_PER_CTRL / CONFIG_DIMM_SLOTS_PER_CTLR;
  2155. unsigned int dimm_number
  2156. = i / cs_per_dimm;
  2157. unsigned long long rank_density
  2158. = dimm_params[dimm_number].rank_density >> dbw_cap_adj;
  2159. if (dimm_params[dimm_number].n_ranks == 0) {
  2160. debug("Skipping setup of CS%u "
  2161. "because n_ranks on DIMM %u is 0\n", i, dimm_number);
  2162. continue;
  2163. }
  2164. if (popts->memctl_interleaving) {
  2165. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  2166. case FSL_DDR_CS0_CS1_CS2_CS3:
  2167. break;
  2168. case FSL_DDR_CS0_CS1:
  2169. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  2170. if (i > 1)
  2171. cs_en = 0;
  2172. break;
  2173. case FSL_DDR_CS2_CS3:
  2174. default:
  2175. if (i > 0)
  2176. cs_en = 0;
  2177. break;
  2178. }
  2179. sa = common_dimm->base_address;
  2180. ea = sa + common_dimm->total_mem - 1;
  2181. } else if (!popts->memctl_interleaving) {
  2182. /*
  2183. * If memory interleaving between controllers is NOT
  2184. * enabled, the starting address for each memory
  2185. * controller is distinct. However, because rank
  2186. * interleaving is enabled, the starting and ending
  2187. * addresses of the total memory on that memory
  2188. * controller needs to be programmed into its
  2189. * respective CS0_BNDS.
  2190. */
  2191. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  2192. case FSL_DDR_CS0_CS1_CS2_CS3:
  2193. sa = common_dimm->base_address;
  2194. ea = sa + common_dimm->total_mem - 1;
  2195. break;
  2196. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  2197. if ((i >= 2) && (dimm_number == 0)) {
  2198. sa = dimm_params[dimm_number].base_address +
  2199. 2 * rank_density;
  2200. ea = sa + 2 * rank_density - 1;
  2201. } else {
  2202. sa = dimm_params[dimm_number].base_address;
  2203. ea = sa + 2 * rank_density - 1;
  2204. }
  2205. break;
  2206. case FSL_DDR_CS0_CS1:
  2207. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  2208. sa = dimm_params[dimm_number].base_address;
  2209. ea = sa + rank_density - 1;
  2210. if (i != 1)
  2211. sa += (i % cs_per_dimm) * rank_density;
  2212. ea += (i % cs_per_dimm) * rank_density;
  2213. } else {
  2214. sa = 0;
  2215. ea = 0;
  2216. }
  2217. if (i == 0)
  2218. ea += rank_density;
  2219. break;
  2220. case FSL_DDR_CS2_CS3:
  2221. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  2222. sa = dimm_params[dimm_number].base_address;
  2223. ea = sa + rank_density - 1;
  2224. if (i != 3)
  2225. sa += (i % cs_per_dimm) * rank_density;
  2226. ea += (i % cs_per_dimm) * rank_density;
  2227. } else {
  2228. sa = 0;
  2229. ea = 0;
  2230. }
  2231. if (i == 2)
  2232. ea += (rank_density >> dbw_cap_adj);
  2233. break;
  2234. default: /* No bank(chip-select) interleaving */
  2235. sa = dimm_params[dimm_number].base_address;
  2236. ea = sa + rank_density - 1;
  2237. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  2238. sa += (i % cs_per_dimm) * rank_density;
  2239. ea += (i % cs_per_dimm) * rank_density;
  2240. } else {
  2241. sa = 0;
  2242. ea = 0;
  2243. }
  2244. break;
  2245. }
  2246. }
  2247. sa >>= 24;
  2248. ea >>= 24;
  2249. if (cs_en) {
  2250. ddr->cs[i].bnds = (0
  2251. | ((sa & 0xffff) << 16) /* starting address */
  2252. | ((ea & 0xffff) << 0) /* ending address */
  2253. );
  2254. } else {
  2255. /* setting bnds to 0xffffffff for inactive CS */
  2256. ddr->cs[i].bnds = 0xffffffff;
  2257. }
  2258. debug("FSLDDR: cs[%d]_bnds = 0x%08x\n", i, ddr->cs[i].bnds);
  2259. set_csn_config(dimm_number, i, ddr, popts, dimm_params);
  2260. set_csn_config_2(i, ddr);
  2261. }
  2262. /*
  2263. * In the case we only need to compute the ddr sdram size, we only need
  2264. * to set csn registers, so return from here.
  2265. */
  2266. if (size_only)
  2267. return 0;
  2268. set_ddr_eor(ddr, popts);
  2269. #if !defined(CONFIG_SYS_FSL_DDR1)
  2270. set_timing_cfg_0(ctrl_num, ddr, popts, dimm_params);
  2271. #endif
  2272. set_timing_cfg_3(ctrl_num, ddr, popts, common_dimm, cas_latency,
  2273. additive_latency);
  2274. set_timing_cfg_1(ctrl_num, ddr, popts, common_dimm, cas_latency);
  2275. set_timing_cfg_2(ctrl_num, ddr, popts, common_dimm,
  2276. cas_latency, additive_latency);
  2277. set_ddr_cdr1(ddr, popts);
  2278. set_ddr_cdr2(ddr, popts);
  2279. set_ddr_sdram_cfg(ddr, popts, common_dimm);
  2280. ip_rev = fsl_ddr_get_version(ctrl_num);
  2281. if (ip_rev > 0x40400)
  2282. unq_mrs_en = 1;
  2283. if ((ip_rev > 0x40700) && (popts->cswl_override != 0))
  2284. ddr->debug[18] = popts->cswl_override;
  2285. set_ddr_sdram_cfg_2(ctrl_num, ddr, popts, unq_mrs_en);
  2286. set_ddr_sdram_mode(ctrl_num, ddr, popts, common_dimm,
  2287. cas_latency, additive_latency, unq_mrs_en);
  2288. set_ddr_sdram_mode_2(ctrl_num, ddr, popts, common_dimm, unq_mrs_en);
  2289. #ifdef CONFIG_SYS_FSL_DDR4
  2290. set_ddr_sdram_mode_9(ddr, popts, common_dimm, unq_mrs_en);
  2291. set_ddr_sdram_mode_10(ctrl_num, ddr, popts, common_dimm, unq_mrs_en);
  2292. #endif
  2293. set_ddr_sdram_interval(ctrl_num, ddr, popts, common_dimm);
  2294. set_ddr_data_init(ddr);
  2295. set_ddr_sdram_clk_cntl(ddr, popts);
  2296. set_ddr_init_addr(ddr);
  2297. set_ddr_init_ext_addr(ddr);
  2298. set_timing_cfg_4(ddr, popts);
  2299. set_timing_cfg_5(ddr, cas_latency);
  2300. #ifdef CONFIG_SYS_FSL_DDR4
  2301. set_ddr_sdram_cfg_3(ddr, popts);
  2302. set_timing_cfg_6(ddr);
  2303. set_timing_cfg_7(ctrl_num, ddr, common_dimm);
  2304. set_timing_cfg_8(ctrl_num, ddr, popts, common_dimm, cas_latency);
  2305. set_timing_cfg_9(ddr);
  2306. set_ddr_dq_mapping(ddr, dimm_params);
  2307. #endif
  2308. set_ddr_zq_cntl(ddr, zq_en);
  2309. set_ddr_wrlvl_cntl(ddr, wrlvl_en, popts);
  2310. set_ddr_sr_cntr(ddr, sr_it);
  2311. set_ddr_sdram_rcw(ddr, popts, common_dimm);
  2312. #ifdef CONFIG_SYS_FSL_DDR_EMU
  2313. /* disble DDR training for emulator */
  2314. ddr->debug[2] = 0x00000400;
  2315. ddr->debug[4] = 0xff800800;
  2316. ddr->debug[5] = 0x08000800;
  2317. ddr->debug[6] = 0x08000800;
  2318. ddr->debug[7] = 0x08000800;
  2319. ddr->debug[8] = 0x08000800;
  2320. #endif
  2321. #ifdef CONFIG_SYS_FSL_ERRATUM_A004508
  2322. if ((ip_rev >= 0x40000) && (ip_rev < 0x40400))
  2323. ddr->debug[2] |= 0x00000200; /* set bit 22 */
  2324. #endif
  2325. #if defined(CONFIG_SYS_FSL_ERRATUM_A008378) && defined(CONFIG_SYS_FSL_DDRC_GEN4)
  2326. /* Erratum applies when accumulated ECC is used, or DBI is enabled */
  2327. #define IS_ACC_ECC_EN(v) ((v) & 0x4)
  2328. #define IS_DBI(v) ((((v) >> 12) & 0x3) == 0x2)
  2329. if (has_erratum_a008378()) {
  2330. if (IS_ACC_ECC_EN(ddr->ddr_sdram_cfg) ||
  2331. IS_DBI(ddr->ddr_sdram_cfg_3)) {
  2332. ddr->debug[28] = ddr_in32(&ddrc->debug[28]);
  2333. ddr->debug[28] |= (0x9 << 20);
  2334. }
  2335. }
  2336. #endif
  2337. #ifdef CONFIG_SYS_FSL_ERRATUM_A009942
  2338. ddr_freq = get_ddr_freq(ctrl_num) / 1000000;
  2339. ddr->debug[28] |= ddr_in32(&ddrc->debug[28]);
  2340. ddr->debug[28] &= 0xff0fff00;
  2341. if (ddr_freq <= 1333)
  2342. ddr->debug[28] |= 0x0080006a;
  2343. else if (ddr_freq <= 1600)
  2344. ddr->debug[28] |= 0x0070006f;
  2345. else if (ddr_freq <= 1867)
  2346. ddr->debug[28] |= 0x00700076;
  2347. else if (ddr_freq <= 2133)
  2348. ddr->debug[28] |= 0x0060007b;
  2349. if (popts->cpo_sample)
  2350. ddr->debug[28] = (ddr->debug[28] & 0xffffff00) |
  2351. popts->cpo_sample;
  2352. #endif
  2353. return check_fsl_memctl_config_regs(ddr);
  2354. }
  2355. #ifdef CONFIG_SYS_FSL_ERRATUM_A009942
  2356. /*
  2357. * This additional workaround of A009942 checks the condition to determine if
  2358. * the CPO value set by the existing A009942 workaround needs to be updated.
  2359. * If need, print a warning to prompt user reconfigure DDR debug_29[24:31] with
  2360. * expected optimal value, the optimal value is highly board dependent.
  2361. */
  2362. void erratum_a009942_check_cpo(void)
  2363. {
  2364. struct ccsr_ddr __iomem *ddr =
  2365. (struct ccsr_ddr __iomem *)(CONFIG_SYS_FSL_DDR_ADDR);
  2366. u32 cpo, cpo_e, cpo_o, cpo_target, cpo_optimal;
  2367. u32 cpo_min = ddr_in32(&ddr->debug[9]) >> 24;
  2368. u32 cpo_max = cpo_min;
  2369. u32 sdram_cfg, i, tmp, lanes, ddr_type;
  2370. bool update_cpo = false, has_ecc = false;
  2371. sdram_cfg = ddr_in32(&ddr->sdram_cfg);
  2372. if (sdram_cfg & SDRAM_CFG_32_BE)
  2373. lanes = 4;
  2374. else if (sdram_cfg & SDRAM_CFG_16_BE)
  2375. lanes = 2;
  2376. else
  2377. lanes = 8;
  2378. if (sdram_cfg & SDRAM_CFG_ECC_EN)
  2379. has_ecc = true;
  2380. /* determine the maximum and minimum CPO values */
  2381. for (i = 9; i < 9 + lanes / 2; i++) {
  2382. cpo = ddr_in32(&ddr->debug[i]);
  2383. cpo_e = cpo >> 24;
  2384. cpo_o = (cpo >> 8) & 0xff;
  2385. tmp = min(cpo_e, cpo_o);
  2386. if (tmp < cpo_min)
  2387. cpo_min = tmp;
  2388. tmp = max(cpo_e, cpo_o);
  2389. if (tmp > cpo_max)
  2390. cpo_max = tmp;
  2391. }
  2392. if (has_ecc) {
  2393. cpo = ddr_in32(&ddr->debug[13]);
  2394. cpo = cpo >> 24;
  2395. if (cpo < cpo_min)
  2396. cpo_min = cpo;
  2397. if (cpo > cpo_max)
  2398. cpo_max = cpo;
  2399. }
  2400. cpo_target = ddr_in32(&ddr->debug[28]) & 0xff;
  2401. cpo_optimal = ((cpo_max + cpo_min) >> 1) + 0x27;
  2402. debug("cpo_optimal = 0x%x, cpo_target = 0x%x\n", cpo_optimal,
  2403. cpo_target);
  2404. debug("cpo_max = 0x%x, cpo_min = 0x%x\n", cpo_max, cpo_min);
  2405. ddr_type = (sdram_cfg & SDRAM_CFG_SDRAM_TYPE_MASK) >>
  2406. SDRAM_CFG_SDRAM_TYPE_SHIFT;
  2407. if (ddr_type == SDRAM_TYPE_DDR4)
  2408. update_cpo = (cpo_min + 0x3b) < cpo_target ? true : false;
  2409. else if (ddr_type == SDRAM_TYPE_DDR3)
  2410. update_cpo = (cpo_min + 0x3f) < cpo_target ? true : false;
  2411. if (update_cpo) {
  2412. printf("WARN: pls set popts->cpo_sample = 0x%x ", cpo_optimal);
  2413. printf("in <board>/ddr.c to optimize cpo\n");
  2414. }
  2415. }
  2416. #endif