clk_rk3399.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979
  1. /*
  2. * (C) Copyright 2015 Google, Inc
  3. *
  4. * SPDX-License-Identifier: GPL-2.0
  5. */
  6. #include <common.h>
  7. #include <clk-uclass.h>
  8. #include <dm.h>
  9. #include <errno.h>
  10. #include <syscon.h>
  11. #include <asm/io.h>
  12. #include <asm/arch/clock.h>
  13. #include <asm/arch/cru_rk3399.h>
  14. #include <asm/arch/hardware.h>
  15. #include <dm/lists.h>
  16. #include <dt-bindings/clock/rk3399-cru.h>
  17. DECLARE_GLOBAL_DATA_PTR;
  18. struct rk3399_pmuclk_priv {
  19. struct rk3399_pmucru *pmucru;
  20. };
  21. struct pll_div {
  22. u32 refdiv;
  23. u32 fbdiv;
  24. u32 postdiv1;
  25. u32 postdiv2;
  26. u32 frac;
  27. };
  28. #define RATE_TO_DIV(input_rate, output_rate) \
  29. ((input_rate) / (output_rate) - 1);
  30. #define DIV_TO_RATE(input_rate, div) ((input_rate) / ((div) + 1))
  31. #define PLL_DIVISORS(hz, _refdiv, _postdiv1, _postdiv2) {\
  32. .refdiv = _refdiv,\
  33. .fbdiv = (u32)((u64)hz * _refdiv * _postdiv1 * _postdiv2 / OSC_HZ),\
  34. .postdiv1 = _postdiv1, .postdiv2 = _postdiv2};
  35. static const struct pll_div gpll_init_cfg = PLL_DIVISORS(GPLL_HZ, 2, 2, 1);
  36. static const struct pll_div cpll_init_cfg = PLL_DIVISORS(CPLL_HZ, 1, 2, 2);
  37. static const struct pll_div ppll_init_cfg = PLL_DIVISORS(PPLL_HZ, 2, 2, 1);
  38. static const struct pll_div apll_l_1600_cfg = PLL_DIVISORS(1600*MHz, 3, 1, 1);
  39. static const struct pll_div apll_l_600_cfg = PLL_DIVISORS(600*MHz, 1, 2, 1);
  40. static const struct pll_div *apll_l_cfgs[] = {
  41. [APLL_L_1600_MHZ] = &apll_l_1600_cfg,
  42. [APLL_L_600_MHZ] = &apll_l_600_cfg,
  43. };
  44. enum {
  45. /* PLL_CON0 */
  46. PLL_FBDIV_MASK = 0xfff,
  47. PLL_FBDIV_SHIFT = 0,
  48. /* PLL_CON1 */
  49. PLL_POSTDIV2_SHIFT = 12,
  50. PLL_POSTDIV2_MASK = 0x7 << PLL_POSTDIV2_SHIFT,
  51. PLL_POSTDIV1_SHIFT = 8,
  52. PLL_POSTDIV1_MASK = 0x7 << PLL_POSTDIV1_SHIFT,
  53. PLL_REFDIV_MASK = 0x3f,
  54. PLL_REFDIV_SHIFT = 0,
  55. /* PLL_CON2 */
  56. PLL_LOCK_STATUS_SHIFT = 31,
  57. PLL_LOCK_STATUS_MASK = 1 << PLL_LOCK_STATUS_SHIFT,
  58. PLL_FRACDIV_MASK = 0xffffff,
  59. PLL_FRACDIV_SHIFT = 0,
  60. /* PLL_CON3 */
  61. PLL_MODE_SHIFT = 8,
  62. PLL_MODE_MASK = 3 << PLL_MODE_SHIFT,
  63. PLL_MODE_SLOW = 0,
  64. PLL_MODE_NORM,
  65. PLL_MODE_DEEP,
  66. PLL_DSMPD_SHIFT = 3,
  67. PLL_DSMPD_MASK = 1 << PLL_DSMPD_SHIFT,
  68. PLL_INTEGER_MODE = 1,
  69. /* PMUCRU_CLKSEL_CON0 */
  70. PMU_PCLK_DIV_CON_MASK = 0x1f,
  71. PMU_PCLK_DIV_CON_SHIFT = 0,
  72. /* PMUCRU_CLKSEL_CON1 */
  73. SPI3_PLL_SEL_SHIFT = 7,
  74. SPI3_PLL_SEL_MASK = 1 << SPI3_PLL_SEL_SHIFT,
  75. SPI3_PLL_SEL_24M = 0,
  76. SPI3_PLL_SEL_PPLL = 1,
  77. SPI3_DIV_CON_SHIFT = 0x0,
  78. SPI3_DIV_CON_MASK = 0x7f,
  79. /* PMUCRU_CLKSEL_CON2 */
  80. I2C_DIV_CON_MASK = 0x7f,
  81. CLK_I2C8_DIV_CON_SHIFT = 8,
  82. CLK_I2C0_DIV_CON_SHIFT = 0,
  83. /* PMUCRU_CLKSEL_CON3 */
  84. CLK_I2C4_DIV_CON_SHIFT = 0,
  85. /* CLKSEL_CON0 */
  86. ACLKM_CORE_L_DIV_CON_SHIFT = 8,
  87. ACLKM_CORE_L_DIV_CON_MASK = 0x1f << ACLKM_CORE_L_DIV_CON_SHIFT,
  88. CLK_CORE_L_PLL_SEL_SHIFT = 6,
  89. CLK_CORE_L_PLL_SEL_MASK = 3 << CLK_CORE_L_PLL_SEL_SHIFT,
  90. CLK_CORE_L_PLL_SEL_ALPLL = 0x0,
  91. CLK_CORE_L_PLL_SEL_ABPLL = 0x1,
  92. CLK_CORE_L_PLL_SEL_DPLL = 0x10,
  93. CLK_CORE_L_PLL_SEL_GPLL = 0x11,
  94. CLK_CORE_L_DIV_MASK = 0x1f,
  95. CLK_CORE_L_DIV_SHIFT = 0,
  96. /* CLKSEL_CON1 */
  97. PCLK_DBG_L_DIV_SHIFT = 0x8,
  98. PCLK_DBG_L_DIV_MASK = 0x1f << PCLK_DBG_L_DIV_SHIFT,
  99. ATCLK_CORE_L_DIV_SHIFT = 0,
  100. ATCLK_CORE_L_DIV_MASK = 0x1f << ATCLK_CORE_L_DIV_SHIFT,
  101. /* CLKSEL_CON14 */
  102. PCLK_PERIHP_DIV_CON_SHIFT = 12,
  103. PCLK_PERIHP_DIV_CON_MASK = 0x7 << PCLK_PERIHP_DIV_CON_SHIFT,
  104. HCLK_PERIHP_DIV_CON_SHIFT = 8,
  105. HCLK_PERIHP_DIV_CON_MASK = 3 << HCLK_PERIHP_DIV_CON_SHIFT,
  106. ACLK_PERIHP_PLL_SEL_SHIFT = 7,
  107. ACLK_PERIHP_PLL_SEL_MASK = 1 << ACLK_PERIHP_PLL_SEL_SHIFT,
  108. ACLK_PERIHP_PLL_SEL_CPLL = 0,
  109. ACLK_PERIHP_PLL_SEL_GPLL = 1,
  110. ACLK_PERIHP_DIV_CON_SHIFT = 0,
  111. ACLK_PERIHP_DIV_CON_MASK = 0x1f,
  112. /* CLKSEL_CON21 */
  113. ACLK_EMMC_PLL_SEL_SHIFT = 7,
  114. ACLK_EMMC_PLL_SEL_MASK = 0x1 << ACLK_EMMC_PLL_SEL_SHIFT,
  115. ACLK_EMMC_PLL_SEL_GPLL = 0x1,
  116. ACLK_EMMC_DIV_CON_SHIFT = 0,
  117. ACLK_EMMC_DIV_CON_MASK = 0x1f,
  118. /* CLKSEL_CON22 */
  119. CLK_EMMC_PLL_SHIFT = 8,
  120. CLK_EMMC_PLL_MASK = 0x7 << CLK_EMMC_PLL_SHIFT,
  121. CLK_EMMC_PLL_SEL_GPLL = 0x1,
  122. CLK_EMMC_PLL_SEL_24M = 0x5,
  123. CLK_EMMC_DIV_CON_SHIFT = 0,
  124. CLK_EMMC_DIV_CON_MASK = 0x7f << CLK_EMMC_DIV_CON_SHIFT,
  125. /* CLKSEL_CON23 */
  126. PCLK_PERILP0_DIV_CON_SHIFT = 12,
  127. PCLK_PERILP0_DIV_CON_MASK = 0x7 << PCLK_PERILP0_DIV_CON_SHIFT,
  128. HCLK_PERILP0_DIV_CON_SHIFT = 8,
  129. HCLK_PERILP0_DIV_CON_MASK = 3 << HCLK_PERILP0_DIV_CON_SHIFT,
  130. ACLK_PERILP0_PLL_SEL_SHIFT = 7,
  131. ACLK_PERILP0_PLL_SEL_MASK = 1 << ACLK_PERILP0_PLL_SEL_SHIFT,
  132. ACLK_PERILP0_PLL_SEL_CPLL = 0,
  133. ACLK_PERILP0_PLL_SEL_GPLL = 1,
  134. ACLK_PERILP0_DIV_CON_SHIFT = 0,
  135. ACLK_PERILP0_DIV_CON_MASK = 0x1f,
  136. /* CLKSEL_CON25 */
  137. PCLK_PERILP1_DIV_CON_SHIFT = 8,
  138. PCLK_PERILP1_DIV_CON_MASK = 0x7 << PCLK_PERILP1_DIV_CON_SHIFT,
  139. HCLK_PERILP1_PLL_SEL_SHIFT = 7,
  140. HCLK_PERILP1_PLL_SEL_MASK = 1 << HCLK_PERILP1_PLL_SEL_SHIFT,
  141. HCLK_PERILP1_PLL_SEL_CPLL = 0,
  142. HCLK_PERILP1_PLL_SEL_GPLL = 1,
  143. HCLK_PERILP1_DIV_CON_SHIFT = 0,
  144. HCLK_PERILP1_DIV_CON_MASK = 0x1f,
  145. /* CLKSEL_CON26 */
  146. CLK_SARADC_DIV_CON_SHIFT = 8,
  147. CLK_SARADC_DIV_CON_MASK = 0xff << CLK_SARADC_DIV_CON_SHIFT,
  148. /* CLKSEL_CON27 */
  149. CLK_TSADC_SEL_X24M = 0x0,
  150. CLK_TSADC_SEL_SHIFT = 15,
  151. CLK_TSADC_SEL_MASK = 1 << CLK_TSADC_SEL_SHIFT,
  152. CLK_TSADC_DIV_CON_SHIFT = 0,
  153. CLK_TSADC_DIV_CON_MASK = 0x3ff,
  154. /* CLKSEL_CON47 & CLKSEL_CON48 */
  155. ACLK_VOP_PLL_SEL_SHIFT = 6,
  156. ACLK_VOP_PLL_SEL_MASK = 0x3 << ACLK_VOP_PLL_SEL_SHIFT,
  157. ACLK_VOP_PLL_SEL_CPLL = 0x1,
  158. ACLK_VOP_DIV_CON_SHIFT = 0,
  159. ACLK_VOP_DIV_CON_MASK = 0x1f << ACLK_VOP_DIV_CON_SHIFT,
  160. /* CLKSEL_CON49 & CLKSEL_CON50 */
  161. DCLK_VOP_DCLK_SEL_SHIFT = 11,
  162. DCLK_VOP_DCLK_SEL_MASK = 1 << DCLK_VOP_DCLK_SEL_SHIFT,
  163. DCLK_VOP_DCLK_SEL_DIVOUT = 0,
  164. DCLK_VOP_PLL_SEL_SHIFT = 8,
  165. DCLK_VOP_PLL_SEL_MASK = 3 << DCLK_VOP_PLL_SEL_SHIFT,
  166. DCLK_VOP_PLL_SEL_VPLL = 0,
  167. DCLK_VOP_DIV_CON_MASK = 0xff,
  168. DCLK_VOP_DIV_CON_SHIFT = 0,
  169. /* CLKSEL_CON58 */
  170. CLK_SPI_PLL_SEL_MASK = 1,
  171. CLK_SPI_PLL_SEL_CPLL = 0,
  172. CLK_SPI_PLL_SEL_GPLL = 1,
  173. CLK_SPI_PLL_DIV_CON_MASK = 0x7f,
  174. CLK_SPI5_PLL_DIV_CON_SHIFT = 8,
  175. CLK_SPI5_PLL_SEL_SHIFT = 15,
  176. /* CLKSEL_CON59 */
  177. CLK_SPI1_PLL_SEL_SHIFT = 15,
  178. CLK_SPI1_PLL_DIV_CON_SHIFT = 8,
  179. CLK_SPI0_PLL_SEL_SHIFT = 7,
  180. CLK_SPI0_PLL_DIV_CON_SHIFT = 0,
  181. /* CLKSEL_CON60 */
  182. CLK_SPI4_PLL_SEL_SHIFT = 15,
  183. CLK_SPI4_PLL_DIV_CON_SHIFT = 8,
  184. CLK_SPI2_PLL_SEL_SHIFT = 7,
  185. CLK_SPI2_PLL_DIV_CON_SHIFT = 0,
  186. /* CLKSEL_CON61 */
  187. CLK_I2C_PLL_SEL_MASK = 1,
  188. CLK_I2C_PLL_SEL_CPLL = 0,
  189. CLK_I2C_PLL_SEL_GPLL = 1,
  190. CLK_I2C5_PLL_SEL_SHIFT = 15,
  191. CLK_I2C5_DIV_CON_SHIFT = 8,
  192. CLK_I2C1_PLL_SEL_SHIFT = 7,
  193. CLK_I2C1_DIV_CON_SHIFT = 0,
  194. /* CLKSEL_CON62 */
  195. CLK_I2C6_PLL_SEL_SHIFT = 15,
  196. CLK_I2C6_DIV_CON_SHIFT = 8,
  197. CLK_I2C2_PLL_SEL_SHIFT = 7,
  198. CLK_I2C2_DIV_CON_SHIFT = 0,
  199. /* CLKSEL_CON63 */
  200. CLK_I2C7_PLL_SEL_SHIFT = 15,
  201. CLK_I2C7_DIV_CON_SHIFT = 8,
  202. CLK_I2C3_PLL_SEL_SHIFT = 7,
  203. CLK_I2C3_DIV_CON_SHIFT = 0,
  204. /* CRU_SOFTRST_CON4 */
  205. RESETN_DDR0_REQ_SHIFT = 8,
  206. RESETN_DDR0_REQ_MASK = 1 << RESETN_DDR0_REQ_SHIFT,
  207. RESETN_DDRPHY0_REQ_SHIFT = 9,
  208. RESETN_DDRPHY0_REQ_MASK = 1 << RESETN_DDRPHY0_REQ_SHIFT,
  209. RESETN_DDR1_REQ_SHIFT = 12,
  210. RESETN_DDR1_REQ_MASK = 1 << RESETN_DDR1_REQ_SHIFT,
  211. RESETN_DDRPHY1_REQ_SHIFT = 13,
  212. RESETN_DDRPHY1_REQ_MASK = 1 << RESETN_DDRPHY1_REQ_SHIFT,
  213. };
  214. #define VCO_MAX_KHZ (3200 * (MHz / KHz))
  215. #define VCO_MIN_KHZ (800 * (MHz / KHz))
  216. #define OUTPUT_MAX_KHZ (3200 * (MHz / KHz))
  217. #define OUTPUT_MIN_KHZ (16 * (MHz / KHz))
  218. /*
  219. * the div restructions of pll in integer mode, these are defined in
  220. * * CRU_*PLL_CON0 or PMUCRU_*PLL_CON0
  221. */
  222. #define PLL_DIV_MIN 16
  223. #define PLL_DIV_MAX 3200
  224. /*
  225. * How to calculate the PLL(from TRM V0.3 Part 1 Page 63):
  226. * Formulas also embedded within the Fractional PLL Verilog model:
  227. * If DSMPD = 1 (DSM is disabled, "integer mode")
  228. * FOUTVCO = FREF / REFDIV * FBDIV
  229. * FOUTPOSTDIV = FOUTVCO / POSTDIV1 / POSTDIV2
  230. * Where:
  231. * FOUTVCO = Fractional PLL non-divided output frequency
  232. * FOUTPOSTDIV = Fractional PLL divided output frequency
  233. * (output of second post divider)
  234. * FREF = Fractional PLL input reference frequency, (the OSC_HZ 24MHz input)
  235. * REFDIV = Fractional PLL input reference clock divider
  236. * FBDIV = Integer value programmed into feedback divide
  237. *
  238. */
  239. static void rkclk_set_pll(u32 *pll_con, const struct pll_div *div)
  240. {
  241. /* All 8 PLLs have same VCO and output frequency range restrictions. */
  242. u32 vco_khz = OSC_HZ / 1000 * div->fbdiv / div->refdiv;
  243. u32 output_khz = vco_khz / div->postdiv1 / div->postdiv2;
  244. debug("PLL at %p: fbdiv=%d, refdiv=%d, postdiv1=%d, "
  245. "postdiv2=%d, vco=%u khz, output=%u khz\n",
  246. pll_con, div->fbdiv, div->refdiv, div->postdiv1,
  247. div->postdiv2, vco_khz, output_khz);
  248. assert(vco_khz >= VCO_MIN_KHZ && vco_khz <= VCO_MAX_KHZ &&
  249. output_khz >= OUTPUT_MIN_KHZ && output_khz <= OUTPUT_MAX_KHZ &&
  250. div->fbdiv >= PLL_DIV_MIN && div->fbdiv <= PLL_DIV_MAX);
  251. /*
  252. * When power on or changing PLL setting,
  253. * we must force PLL into slow mode to ensure output stable clock.
  254. */
  255. rk_clrsetreg(&pll_con[3], PLL_MODE_MASK,
  256. PLL_MODE_SLOW << PLL_MODE_SHIFT);
  257. /* use integer mode */
  258. rk_clrsetreg(&pll_con[3], PLL_DSMPD_MASK,
  259. PLL_INTEGER_MODE << PLL_DSMPD_SHIFT);
  260. rk_clrsetreg(&pll_con[0], PLL_FBDIV_MASK,
  261. div->fbdiv << PLL_FBDIV_SHIFT);
  262. rk_clrsetreg(&pll_con[1],
  263. PLL_POSTDIV2_MASK | PLL_POSTDIV1_MASK |
  264. PLL_REFDIV_MASK | PLL_REFDIV_SHIFT,
  265. (div->postdiv2 << PLL_POSTDIV2_SHIFT) |
  266. (div->postdiv1 << PLL_POSTDIV1_SHIFT) |
  267. (div->refdiv << PLL_REFDIV_SHIFT));
  268. /* waiting for pll lock */
  269. while (!(readl(&pll_con[2]) & (1 << PLL_LOCK_STATUS_SHIFT)))
  270. udelay(1);
  271. /* pll enter normal mode */
  272. rk_clrsetreg(&pll_con[3], PLL_MODE_MASK,
  273. PLL_MODE_NORM << PLL_MODE_SHIFT);
  274. }
  275. static int pll_para_config(u32 freq_hz, struct pll_div *div)
  276. {
  277. u32 ref_khz = OSC_HZ / KHz, refdiv, fbdiv = 0;
  278. u32 postdiv1, postdiv2 = 1;
  279. u32 fref_khz;
  280. u32 diff_khz, best_diff_khz;
  281. const u32 max_refdiv = 63, max_fbdiv = 3200, min_fbdiv = 16;
  282. const u32 max_postdiv1 = 7, max_postdiv2 = 7;
  283. u32 vco_khz;
  284. u32 freq_khz = freq_hz / KHz;
  285. if (!freq_hz) {
  286. printf("%s: the frequency can't be 0 Hz\n", __func__);
  287. return -1;
  288. }
  289. postdiv1 = DIV_ROUND_UP(VCO_MIN_KHZ, freq_khz);
  290. if (postdiv1 > max_postdiv1) {
  291. postdiv2 = DIV_ROUND_UP(postdiv1, max_postdiv1);
  292. postdiv1 = DIV_ROUND_UP(postdiv1, postdiv2);
  293. }
  294. vco_khz = freq_khz * postdiv1 * postdiv2;
  295. if (vco_khz < VCO_MIN_KHZ || vco_khz > VCO_MAX_KHZ ||
  296. postdiv2 > max_postdiv2) {
  297. printf("%s: Cannot find out a supported VCO"
  298. " for Frequency (%uHz).\n", __func__, freq_hz);
  299. return -1;
  300. }
  301. div->postdiv1 = postdiv1;
  302. div->postdiv2 = postdiv2;
  303. best_diff_khz = vco_khz;
  304. for (refdiv = 1; refdiv < max_refdiv && best_diff_khz; refdiv++) {
  305. fref_khz = ref_khz / refdiv;
  306. fbdiv = vco_khz / fref_khz;
  307. if ((fbdiv >= max_fbdiv) || (fbdiv <= min_fbdiv))
  308. continue;
  309. diff_khz = vco_khz - fbdiv * fref_khz;
  310. if (fbdiv + 1 < max_fbdiv && diff_khz > fref_khz / 2) {
  311. fbdiv++;
  312. diff_khz = fref_khz - diff_khz;
  313. }
  314. if (diff_khz >= best_diff_khz)
  315. continue;
  316. best_diff_khz = diff_khz;
  317. div->refdiv = refdiv;
  318. div->fbdiv = fbdiv;
  319. }
  320. if (best_diff_khz > 4 * (MHz/KHz)) {
  321. printf("%s: Failed to match output frequency %u, "
  322. "difference is %u Hz,exceed 4MHZ\n", __func__, freq_hz,
  323. best_diff_khz * KHz);
  324. return -1;
  325. }
  326. return 0;
  327. }
  328. static void rkclk_init(struct rk3399_cru *cru)
  329. {
  330. u32 aclk_div;
  331. u32 hclk_div;
  332. u32 pclk_div;
  333. /*
  334. * some cru registers changed by bootrom, we'd better reset them to
  335. * reset/default values described in TRM to avoid confusion in kernel.
  336. * Please consider these three lines as a fix of bootrom bug.
  337. */
  338. rk_clrsetreg(&cru->clksel_con[12], 0xffff, 0x4101);
  339. rk_clrsetreg(&cru->clksel_con[19], 0xffff, 0x033f);
  340. rk_clrsetreg(&cru->clksel_con[56], 0x0003, 0x0003);
  341. /* configure gpll cpll */
  342. rkclk_set_pll(&cru->gpll_con[0], &gpll_init_cfg);
  343. rkclk_set_pll(&cru->cpll_con[0], &cpll_init_cfg);
  344. /* configure perihp aclk, hclk, pclk */
  345. aclk_div = GPLL_HZ / PERIHP_ACLK_HZ - 1;
  346. assert((aclk_div + 1) * PERIHP_ACLK_HZ == GPLL_HZ && aclk_div < 0x1f);
  347. hclk_div = PERIHP_ACLK_HZ / PERIHP_HCLK_HZ - 1;
  348. assert((hclk_div + 1) * PERIHP_HCLK_HZ ==
  349. PERIHP_ACLK_HZ && (hclk_div < 0x4));
  350. pclk_div = PERIHP_ACLK_HZ / PERIHP_PCLK_HZ - 1;
  351. assert((pclk_div + 1) * PERIHP_PCLK_HZ ==
  352. PERIHP_ACLK_HZ && (pclk_div < 0x7));
  353. rk_clrsetreg(&cru->clksel_con[14],
  354. PCLK_PERIHP_DIV_CON_MASK | HCLK_PERIHP_DIV_CON_MASK |
  355. ACLK_PERIHP_PLL_SEL_MASK | ACLK_PERIHP_DIV_CON_MASK,
  356. pclk_div << PCLK_PERIHP_DIV_CON_SHIFT |
  357. hclk_div << HCLK_PERIHP_DIV_CON_SHIFT |
  358. ACLK_PERIHP_PLL_SEL_GPLL << ACLK_PERIHP_PLL_SEL_SHIFT |
  359. aclk_div << ACLK_PERIHP_DIV_CON_SHIFT);
  360. /* configure perilp0 aclk, hclk, pclk */
  361. aclk_div = GPLL_HZ / PERILP0_ACLK_HZ - 1;
  362. assert((aclk_div + 1) * PERILP0_ACLK_HZ == GPLL_HZ && aclk_div < 0x1f);
  363. hclk_div = PERILP0_ACLK_HZ / PERILP0_HCLK_HZ - 1;
  364. assert((hclk_div + 1) * PERILP0_HCLK_HZ ==
  365. PERILP0_ACLK_HZ && (hclk_div < 0x4));
  366. pclk_div = PERILP0_ACLK_HZ / PERILP0_PCLK_HZ - 1;
  367. assert((pclk_div + 1) * PERILP0_PCLK_HZ ==
  368. PERILP0_ACLK_HZ && (pclk_div < 0x7));
  369. rk_clrsetreg(&cru->clksel_con[23],
  370. PCLK_PERILP0_DIV_CON_MASK | HCLK_PERILP0_DIV_CON_MASK |
  371. ACLK_PERILP0_PLL_SEL_MASK | ACLK_PERILP0_DIV_CON_MASK,
  372. pclk_div << PCLK_PERILP0_DIV_CON_SHIFT |
  373. hclk_div << HCLK_PERILP0_DIV_CON_SHIFT |
  374. ACLK_PERILP0_PLL_SEL_GPLL << ACLK_PERILP0_PLL_SEL_SHIFT |
  375. aclk_div << ACLK_PERILP0_DIV_CON_SHIFT);
  376. /* perilp1 hclk select gpll as source */
  377. hclk_div = GPLL_HZ / PERILP1_HCLK_HZ - 1;
  378. assert((hclk_div + 1) * PERILP1_HCLK_HZ ==
  379. GPLL_HZ && (hclk_div < 0x1f));
  380. pclk_div = PERILP1_HCLK_HZ / PERILP1_HCLK_HZ - 1;
  381. assert((pclk_div + 1) * PERILP1_HCLK_HZ ==
  382. PERILP1_HCLK_HZ && (hclk_div < 0x7));
  383. rk_clrsetreg(&cru->clksel_con[25],
  384. PCLK_PERILP1_DIV_CON_MASK | HCLK_PERILP1_DIV_CON_MASK |
  385. HCLK_PERILP1_PLL_SEL_MASK,
  386. pclk_div << PCLK_PERILP1_DIV_CON_SHIFT |
  387. hclk_div << HCLK_PERILP1_DIV_CON_SHIFT |
  388. HCLK_PERILP1_PLL_SEL_GPLL << HCLK_PERILP1_PLL_SEL_SHIFT);
  389. }
  390. void rk3399_configure_cpu(struct rk3399_cru *cru,
  391. enum apll_l_frequencies apll_l_freq)
  392. {
  393. u32 aclkm_div;
  394. u32 pclk_dbg_div;
  395. u32 atclk_div;
  396. rkclk_set_pll(&cru->apll_l_con[0], apll_l_cfgs[apll_l_freq]);
  397. aclkm_div = APLL_HZ / ACLKM_CORE_HZ - 1;
  398. assert((aclkm_div + 1) * ACLKM_CORE_HZ == APLL_HZ &&
  399. aclkm_div < 0x1f);
  400. pclk_dbg_div = APLL_HZ / PCLK_DBG_HZ - 1;
  401. assert((pclk_dbg_div + 1) * PCLK_DBG_HZ == APLL_HZ &&
  402. pclk_dbg_div < 0x1f);
  403. atclk_div = APLL_HZ / ATCLK_CORE_HZ - 1;
  404. assert((atclk_div + 1) * ATCLK_CORE_HZ == APLL_HZ &&
  405. atclk_div < 0x1f);
  406. rk_clrsetreg(&cru->clksel_con[0],
  407. ACLKM_CORE_L_DIV_CON_MASK | CLK_CORE_L_PLL_SEL_MASK |
  408. CLK_CORE_L_DIV_MASK,
  409. aclkm_div << ACLKM_CORE_L_DIV_CON_SHIFT |
  410. CLK_CORE_L_PLL_SEL_ALPLL << CLK_CORE_L_PLL_SEL_SHIFT |
  411. 0 << CLK_CORE_L_DIV_SHIFT);
  412. rk_clrsetreg(&cru->clksel_con[1],
  413. PCLK_DBG_L_DIV_MASK | ATCLK_CORE_L_DIV_MASK,
  414. pclk_dbg_div << PCLK_DBG_L_DIV_SHIFT |
  415. atclk_div << ATCLK_CORE_L_DIV_SHIFT);
  416. }
  417. #define I2C_CLK_REG_MASK(bus) \
  418. (I2C_DIV_CON_MASK << \
  419. CLK_I2C ##bus## _DIV_CON_SHIFT | \
  420. CLK_I2C_PLL_SEL_MASK << \
  421. CLK_I2C ##bus## _PLL_SEL_SHIFT)
  422. #define I2C_CLK_REG_VALUE(bus, clk_div) \
  423. ((clk_div - 1) << \
  424. CLK_I2C ##bus## _DIV_CON_SHIFT | \
  425. CLK_I2C_PLL_SEL_GPLL << \
  426. CLK_I2C ##bus## _PLL_SEL_SHIFT)
  427. #define I2C_CLK_DIV_VALUE(con, bus) \
  428. (con >> CLK_I2C ##bus## _DIV_CON_SHIFT) & \
  429. I2C_DIV_CON_MASK;
  430. #define I2C_PMUCLK_REG_MASK(bus) \
  431. (I2C_DIV_CON_MASK << \
  432. CLK_I2C ##bus## _DIV_CON_SHIFT)
  433. #define I2C_PMUCLK_REG_VALUE(bus, clk_div) \
  434. ((clk_div - 1) << \
  435. CLK_I2C ##bus## _DIV_CON_SHIFT)
  436. static ulong rk3399_i2c_get_clk(struct rk3399_cru *cru, ulong clk_id)
  437. {
  438. u32 div, con;
  439. switch (clk_id) {
  440. case SCLK_I2C1:
  441. con = readl(&cru->clksel_con[61]);
  442. div = I2C_CLK_DIV_VALUE(con, 1);
  443. break;
  444. case SCLK_I2C2:
  445. con = readl(&cru->clksel_con[62]);
  446. div = I2C_CLK_DIV_VALUE(con, 2);
  447. break;
  448. case SCLK_I2C3:
  449. con = readl(&cru->clksel_con[63]);
  450. div = I2C_CLK_DIV_VALUE(con, 3);
  451. break;
  452. case SCLK_I2C5:
  453. con = readl(&cru->clksel_con[61]);
  454. div = I2C_CLK_DIV_VALUE(con, 5);
  455. break;
  456. case SCLK_I2C6:
  457. con = readl(&cru->clksel_con[62]);
  458. div = I2C_CLK_DIV_VALUE(con, 6);
  459. break;
  460. case SCLK_I2C7:
  461. con = readl(&cru->clksel_con[63]);
  462. div = I2C_CLK_DIV_VALUE(con, 7);
  463. break;
  464. default:
  465. printf("do not support this i2c bus\n");
  466. return -EINVAL;
  467. }
  468. return DIV_TO_RATE(GPLL_HZ, div);
  469. }
  470. static ulong rk3399_i2c_set_clk(struct rk3399_cru *cru, ulong clk_id, uint hz)
  471. {
  472. int src_clk_div;
  473. /* i2c0,4,8 src clock from ppll, i2c1,2,3,5,6,7 src clock from gpll*/
  474. src_clk_div = GPLL_HZ / hz;
  475. assert(src_clk_div - 1 < 127);
  476. switch (clk_id) {
  477. case SCLK_I2C1:
  478. rk_clrsetreg(&cru->clksel_con[61], I2C_CLK_REG_MASK(1),
  479. I2C_CLK_REG_VALUE(1, src_clk_div));
  480. break;
  481. case SCLK_I2C2:
  482. rk_clrsetreg(&cru->clksel_con[62], I2C_CLK_REG_MASK(2),
  483. I2C_CLK_REG_VALUE(2, src_clk_div));
  484. break;
  485. case SCLK_I2C3:
  486. rk_clrsetreg(&cru->clksel_con[63], I2C_CLK_REG_MASK(3),
  487. I2C_CLK_REG_VALUE(3, src_clk_div));
  488. break;
  489. case SCLK_I2C5:
  490. rk_clrsetreg(&cru->clksel_con[61], I2C_CLK_REG_MASK(5),
  491. I2C_CLK_REG_VALUE(5, src_clk_div));
  492. break;
  493. case SCLK_I2C6:
  494. rk_clrsetreg(&cru->clksel_con[62], I2C_CLK_REG_MASK(6),
  495. I2C_CLK_REG_VALUE(6, src_clk_div));
  496. break;
  497. case SCLK_I2C7:
  498. rk_clrsetreg(&cru->clksel_con[63], I2C_CLK_REG_MASK(7),
  499. I2C_CLK_REG_VALUE(7, src_clk_div));
  500. break;
  501. default:
  502. printf("do not support this i2c bus\n");
  503. return -EINVAL;
  504. }
  505. return DIV_TO_RATE(GPLL_HZ, src_clk_div);
  506. }
  507. static ulong rk3399_vop_set_clk(struct rk3399_cru *cru, ulong clk_id, u32 hz)
  508. {
  509. struct pll_div vpll_config = {0};
  510. int aclk_vop = 198*MHz;
  511. void *aclkreg_addr, *dclkreg_addr;
  512. u32 div;
  513. switch (clk_id) {
  514. case DCLK_VOP0:
  515. aclkreg_addr = &cru->clksel_con[47];
  516. dclkreg_addr = &cru->clksel_con[49];
  517. break;
  518. case DCLK_VOP1:
  519. aclkreg_addr = &cru->clksel_con[48];
  520. dclkreg_addr = &cru->clksel_con[50];
  521. break;
  522. default:
  523. return -EINVAL;
  524. }
  525. /* vop aclk source clk: cpll */
  526. div = CPLL_HZ / aclk_vop;
  527. assert(div - 1 < 32);
  528. rk_clrsetreg(aclkreg_addr,
  529. ACLK_VOP_PLL_SEL_MASK | ACLK_VOP_DIV_CON_MASK,
  530. ACLK_VOP_PLL_SEL_CPLL << ACLK_VOP_PLL_SEL_SHIFT |
  531. (div - 1) << ACLK_VOP_DIV_CON_SHIFT);
  532. /* vop dclk source from vpll, and equals to vpll(means div == 1) */
  533. if (pll_para_config(hz, &vpll_config))
  534. return -1;
  535. rkclk_set_pll(&cru->vpll_con[0], &vpll_config);
  536. rk_clrsetreg(dclkreg_addr,
  537. DCLK_VOP_DCLK_SEL_MASK | DCLK_VOP_PLL_SEL_MASK|
  538. DCLK_VOP_DIV_CON_MASK,
  539. DCLK_VOP_DCLK_SEL_DIVOUT << DCLK_VOP_DCLK_SEL_SHIFT |
  540. DCLK_VOP_PLL_SEL_VPLL << DCLK_VOP_PLL_SEL_SHIFT |
  541. (1 - 1) << DCLK_VOP_DIV_CON_SHIFT);
  542. return hz;
  543. }
  544. static ulong rk3399_mmc_get_clk(struct rk3399_cru *cru, uint clk_id)
  545. {
  546. u32 div, con;
  547. switch (clk_id) {
  548. case SCLK_SDMMC:
  549. con = readl(&cru->clksel_con[16]);
  550. break;
  551. case SCLK_EMMC:
  552. con = readl(&cru->clksel_con[21]);
  553. break;
  554. default:
  555. return -EINVAL;
  556. }
  557. div = (con & CLK_EMMC_DIV_CON_MASK) >> CLK_EMMC_DIV_CON_SHIFT;
  558. if ((con & CLK_EMMC_PLL_MASK) >> CLK_EMMC_PLL_SHIFT
  559. == CLK_EMMC_PLL_SEL_24M)
  560. return DIV_TO_RATE(24*1024*1024, div);
  561. else
  562. return DIV_TO_RATE(GPLL_HZ, div);
  563. }
  564. static ulong rk3399_mmc_set_clk(struct rk3399_cru *cru,
  565. ulong clk_id, ulong set_rate)
  566. {
  567. int src_clk_div;
  568. int aclk_emmc = 198*MHz;
  569. switch (clk_id) {
  570. case SCLK_SDMMC:
  571. /* Select clk_sdmmc source from GPLL by default */
  572. src_clk_div = GPLL_HZ / set_rate;
  573. if (src_clk_div > 127) {
  574. /* use 24MHz source for 400KHz clock */
  575. src_clk_div = 24*1024*1024 / set_rate;
  576. rk_clrsetreg(&cru->clksel_con[16],
  577. CLK_EMMC_PLL_MASK | CLK_EMMC_DIV_CON_MASK,
  578. CLK_EMMC_PLL_SEL_24M << CLK_EMMC_PLL_SHIFT |
  579. (src_clk_div - 1) << CLK_EMMC_DIV_CON_SHIFT);
  580. } else {
  581. rk_clrsetreg(&cru->clksel_con[16],
  582. CLK_EMMC_PLL_MASK | CLK_EMMC_DIV_CON_MASK,
  583. CLK_EMMC_PLL_SEL_GPLL << CLK_EMMC_PLL_SHIFT |
  584. (src_clk_div - 1) << CLK_EMMC_DIV_CON_SHIFT);
  585. }
  586. break;
  587. case SCLK_EMMC:
  588. /* Select aclk_emmc source from GPLL */
  589. src_clk_div = GPLL_HZ / aclk_emmc;
  590. assert(src_clk_div - 1 < 31);
  591. rk_clrsetreg(&cru->clksel_con[21],
  592. ACLK_EMMC_PLL_SEL_MASK | ACLK_EMMC_DIV_CON_MASK,
  593. ACLK_EMMC_PLL_SEL_GPLL << ACLK_EMMC_PLL_SEL_SHIFT |
  594. (src_clk_div - 1) << ACLK_EMMC_DIV_CON_SHIFT);
  595. /* Select clk_emmc source from GPLL too */
  596. src_clk_div = GPLL_HZ / set_rate;
  597. assert(src_clk_div - 1 < 127);
  598. rk_clrsetreg(&cru->clksel_con[22],
  599. CLK_EMMC_PLL_MASK | CLK_EMMC_DIV_CON_MASK,
  600. CLK_EMMC_PLL_SEL_GPLL << CLK_EMMC_PLL_SHIFT |
  601. (src_clk_div - 1) << CLK_EMMC_DIV_CON_SHIFT);
  602. break;
  603. default:
  604. return -EINVAL;
  605. }
  606. return rk3399_mmc_get_clk(cru, clk_id);
  607. }
  608. static ulong rk3399_clk_get_rate(struct clk *clk)
  609. {
  610. struct rk3399_clk_priv *priv = dev_get_priv(clk->dev);
  611. ulong rate = 0;
  612. switch (clk->id) {
  613. case 0 ... 63:
  614. return 0;
  615. case SCLK_SDMMC:
  616. case SCLK_EMMC:
  617. rate = rk3399_mmc_get_clk(priv->cru, clk->id);
  618. break;
  619. case SCLK_I2C1:
  620. case SCLK_I2C2:
  621. case SCLK_I2C3:
  622. case SCLK_I2C5:
  623. case SCLK_I2C6:
  624. case SCLK_I2C7:
  625. rate = rk3399_i2c_get_clk(priv->cru, clk->id);
  626. break;
  627. case DCLK_VOP0:
  628. case DCLK_VOP1:
  629. break;
  630. default:
  631. return -ENOENT;
  632. }
  633. return rate;
  634. }
  635. static ulong rk3399_clk_set_rate(struct clk *clk, ulong rate)
  636. {
  637. struct rk3399_clk_priv *priv = dev_get_priv(clk->dev);
  638. ulong ret = 0;
  639. switch (clk->id) {
  640. case 0 ... 63:
  641. return 0;
  642. case SCLK_SDMMC:
  643. case SCLK_EMMC:
  644. ret = rk3399_mmc_set_clk(priv->cru, clk->id, rate);
  645. break;
  646. case SCLK_I2C1:
  647. case SCLK_I2C2:
  648. case SCLK_I2C3:
  649. case SCLK_I2C5:
  650. case SCLK_I2C6:
  651. case SCLK_I2C7:
  652. ret = rk3399_i2c_set_clk(priv->cru, clk->id, rate);
  653. break;
  654. case DCLK_VOP0:
  655. case DCLK_VOP1:
  656. ret = rk3399_vop_set_clk(priv->cru, clk->id, rate);
  657. break;
  658. default:
  659. return -ENOENT;
  660. }
  661. return ret;
  662. }
  663. static struct clk_ops rk3399_clk_ops = {
  664. .get_rate = rk3399_clk_get_rate,
  665. .set_rate = rk3399_clk_set_rate,
  666. };
  667. static int rk3399_clk_probe(struct udevice *dev)
  668. {
  669. struct rk3399_clk_priv *priv = dev_get_priv(dev);
  670. rkclk_init(priv->cru);
  671. return 0;
  672. }
  673. static int rk3399_clk_ofdata_to_platdata(struct udevice *dev)
  674. {
  675. struct rk3399_clk_priv *priv = dev_get_priv(dev);
  676. priv->cru = (struct rk3399_cru *)dev_get_addr(dev);
  677. return 0;
  678. }
  679. static int rk3399_clk_bind(struct udevice *dev)
  680. {
  681. int ret;
  682. /* The reset driver does not have a device node, so bind it here */
  683. ret = device_bind_driver(gd->dm_root, "rk3399_sysreset", "reset", &dev);
  684. if (ret)
  685. printf("Warning: No RK3399 reset driver: ret=%d\n", ret);
  686. return 0;
  687. }
  688. static const struct udevice_id rk3399_clk_ids[] = {
  689. { .compatible = "rockchip,rk3399-cru" },
  690. { }
  691. };
  692. U_BOOT_DRIVER(clk_rk3399) = {
  693. .name = "clk_rk3399",
  694. .id = UCLASS_CLK,
  695. .of_match = rk3399_clk_ids,
  696. .priv_auto_alloc_size = sizeof(struct rk3399_clk_priv),
  697. .ofdata_to_platdata = rk3399_clk_ofdata_to_platdata,
  698. .ops = &rk3399_clk_ops,
  699. .bind = rk3399_clk_bind,
  700. .probe = rk3399_clk_probe,
  701. };
  702. static ulong rk3399_i2c_get_pmuclk(struct rk3399_pmucru *pmucru, ulong clk_id)
  703. {
  704. u32 div, con;
  705. switch (clk_id) {
  706. case SCLK_I2C0_PMU:
  707. con = readl(&pmucru->pmucru_clksel[2]);
  708. div = I2C_CLK_DIV_VALUE(con, 0);
  709. break;
  710. case SCLK_I2C4_PMU:
  711. con = readl(&pmucru->pmucru_clksel[3]);
  712. div = I2C_CLK_DIV_VALUE(con, 4);
  713. break;
  714. case SCLK_I2C8_PMU:
  715. con = readl(&pmucru->pmucru_clksel[2]);
  716. div = I2C_CLK_DIV_VALUE(con, 8);
  717. break;
  718. default:
  719. printf("do not support this i2c bus\n");
  720. return -EINVAL;
  721. }
  722. return DIV_TO_RATE(PPLL_HZ, div);
  723. }
  724. static ulong rk3399_i2c_set_pmuclk(struct rk3399_pmucru *pmucru, ulong clk_id,
  725. uint hz)
  726. {
  727. int src_clk_div;
  728. src_clk_div = PPLL_HZ / hz;
  729. assert(src_clk_div - 1 < 127);
  730. switch (clk_id) {
  731. case SCLK_I2C0_PMU:
  732. rk_clrsetreg(&pmucru->pmucru_clksel[2], I2C_PMUCLK_REG_MASK(0),
  733. I2C_PMUCLK_REG_VALUE(0, src_clk_div));
  734. break;
  735. case SCLK_I2C4_PMU:
  736. rk_clrsetreg(&pmucru->pmucru_clksel[3], I2C_PMUCLK_REG_MASK(4),
  737. I2C_PMUCLK_REG_VALUE(4, src_clk_div));
  738. break;
  739. case SCLK_I2C8_PMU:
  740. rk_clrsetreg(&pmucru->pmucru_clksel[2], I2C_PMUCLK_REG_MASK(8),
  741. I2C_PMUCLK_REG_VALUE(8, src_clk_div));
  742. break;
  743. default:
  744. printf("do not support this i2c bus\n");
  745. return -EINVAL;
  746. }
  747. return DIV_TO_RATE(PPLL_HZ, src_clk_div);
  748. }
  749. static ulong rk3399_pwm_get_clk(struct rk3399_pmucru *pmucru)
  750. {
  751. u32 div, con;
  752. /* PWM closk rate is same as pclk_pmu */
  753. con = readl(&pmucru->pmucru_clksel[0]);
  754. div = con & PMU_PCLK_DIV_CON_MASK;
  755. return DIV_TO_RATE(PPLL_HZ, div);
  756. }
  757. static ulong rk3399_pmuclk_get_rate(struct clk *clk)
  758. {
  759. struct rk3399_pmuclk_priv *priv = dev_get_priv(clk->dev);
  760. ulong rate = 0;
  761. switch (clk->id) {
  762. case PCLK_RKPWM_PMU:
  763. rate = rk3399_pwm_get_clk(priv->pmucru);
  764. break;
  765. case SCLK_I2C0_PMU:
  766. case SCLK_I2C4_PMU:
  767. case SCLK_I2C8_PMU:
  768. rate = rk3399_i2c_get_pmuclk(priv->pmucru, clk->id);
  769. break;
  770. default:
  771. return -ENOENT;
  772. }
  773. return rate;
  774. }
  775. static ulong rk3399_pmuclk_set_rate(struct clk *clk, ulong rate)
  776. {
  777. struct rk3399_pmuclk_priv *priv = dev_get_priv(clk->dev);
  778. ulong ret = 0;
  779. switch (clk->id) {
  780. case SCLK_I2C0_PMU:
  781. case SCLK_I2C4_PMU:
  782. case SCLK_I2C8_PMU:
  783. ret = rk3399_i2c_set_pmuclk(priv->pmucru, clk->id, rate);
  784. break;
  785. default:
  786. return -ENOENT;
  787. }
  788. return ret;
  789. }
  790. static struct clk_ops rk3399_pmuclk_ops = {
  791. .get_rate = rk3399_pmuclk_get_rate,
  792. .set_rate = rk3399_pmuclk_set_rate,
  793. };
  794. static void pmuclk_init(struct rk3399_pmucru *pmucru)
  795. {
  796. u32 pclk_div;
  797. /* configure pmu pll(ppll) */
  798. rkclk_set_pll(&pmucru->ppll_con[0], &ppll_init_cfg);
  799. /* configure pmu pclk */
  800. pclk_div = PPLL_HZ / PMU_PCLK_HZ - 1;
  801. assert((pclk_div + 1) * PMU_PCLK_HZ == PPLL_HZ && pclk_div < 0x1f);
  802. rk_clrsetreg(&pmucru->pmucru_clksel[0],
  803. PMU_PCLK_DIV_CON_MASK,
  804. pclk_div << PMU_PCLK_DIV_CON_SHIFT);
  805. }
  806. static int rk3399_pmuclk_probe(struct udevice *dev)
  807. {
  808. struct rk3399_pmuclk_priv *priv = dev_get_priv(dev);
  809. pmuclk_init(priv->pmucru);
  810. return 0;
  811. }
  812. static int rk3399_pmuclk_ofdata_to_platdata(struct udevice *dev)
  813. {
  814. struct rk3399_pmuclk_priv *priv = dev_get_priv(dev);
  815. priv->pmucru = (struct rk3399_pmucru *)dev_get_addr(dev);
  816. return 0;
  817. }
  818. static const struct udevice_id rk3399_pmuclk_ids[] = {
  819. { .compatible = "rockchip,rk3399-pmucru" },
  820. { }
  821. };
  822. U_BOOT_DRIVER(rockchip_rk3399_pmuclk) = {
  823. .name = "pmuclk_rk3399",
  824. .id = UCLASS_CLK,
  825. .of_match = rk3399_pmuclk_ids,
  826. .priv_auto_alloc_size = sizeof(struct rk3399_pmuclk_priv),
  827. .ofdata_to_platdata = rk3399_pmuclk_ofdata_to_platdata,
  828. .ops = &rk3399_pmuclk_ops,
  829. .probe = rk3399_pmuclk_probe,
  830. };