clk_rk3288.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835
  1. /*
  2. * (C) Copyright 2015 Google, Inc
  3. *
  4. * SPDX-License-Identifier: GPL-2.0
  5. */
  6. #include <common.h>
  7. #include <clk-uclass.h>
  8. #include <dm.h>
  9. #include <dt-structs.h>
  10. #include <errno.h>
  11. #include <mapmem.h>
  12. #include <syscon.h>
  13. #include <asm/io.h>
  14. #include <asm/arch/clock.h>
  15. #include <asm/arch/cru_rk3288.h>
  16. #include <asm/arch/grf_rk3288.h>
  17. #include <asm/arch/hardware.h>
  18. #include <dt-bindings/clock/rk3288-cru.h>
  19. #include <dm/device-internal.h>
  20. #include <dm/lists.h>
  21. #include <dm/uclass-internal.h>
  22. #include <linux/log2.h>
  23. DECLARE_GLOBAL_DATA_PTR;
  24. struct rk3288_clk_plat {
  25. #if CONFIG_IS_ENABLED(OF_PLATDATA)
  26. struct dtd_rockchip_rk3288_cru dtd;
  27. #endif
  28. };
  29. struct pll_div {
  30. u32 nr;
  31. u32 nf;
  32. u32 no;
  33. };
  34. enum {
  35. VCO_MAX_HZ = 2200U * 1000000,
  36. VCO_MIN_HZ = 440 * 1000000,
  37. OUTPUT_MAX_HZ = 2200U * 1000000,
  38. OUTPUT_MIN_HZ = 27500000,
  39. FREF_MAX_HZ = 2200U * 1000000,
  40. FREF_MIN_HZ = 269 * 1000,
  41. };
  42. enum {
  43. /* PLL CON0 */
  44. PLL_OD_MASK = 0x0f,
  45. /* PLL CON1 */
  46. PLL_NF_MASK = 0x1fff,
  47. /* PLL CON2 */
  48. PLL_BWADJ_MASK = 0x0fff,
  49. /* PLL CON3 */
  50. PLL_RESET_SHIFT = 5,
  51. /* CLKSEL0 */
  52. CORE_SEL_PLL_MASK = 1,
  53. CORE_SEL_PLL_SHIFT = 15,
  54. A17_DIV_MASK = 0x1f,
  55. A17_DIV_SHIFT = 8,
  56. MP_DIV_MASK = 0xf,
  57. MP_DIV_SHIFT = 4,
  58. M0_DIV_MASK = 0xf,
  59. M0_DIV_SHIFT = 0,
  60. /* CLKSEL1: pd bus clk pll sel: codec or general */
  61. PD_BUS_SEL_PLL_MASK = 15,
  62. PD_BUS_SEL_CPLL = 0,
  63. PD_BUS_SEL_GPLL,
  64. /* pd bus pclk div: pclk = pd_bus_aclk /(div + 1) */
  65. PD_BUS_PCLK_DIV_SHIFT = 12,
  66. PD_BUS_PCLK_DIV_MASK = 7,
  67. /* pd bus hclk div: aclk_bus: hclk_bus = 1:1 or 2:1 or 4:1 */
  68. PD_BUS_HCLK_DIV_SHIFT = 8,
  69. PD_BUS_HCLK_DIV_MASK = 3,
  70. /* pd bus aclk div: pd_bus_aclk = pd_bus_src_clk /(div0 * div1) */
  71. PD_BUS_ACLK_DIV0_SHIFT = 3,
  72. PD_BUS_ACLK_DIV0_MASK = 0x1f,
  73. PD_BUS_ACLK_DIV1_SHIFT = 0,
  74. PD_BUS_ACLK_DIV1_MASK = 0x7,
  75. /*
  76. * CLKSEL10
  77. * peripheral bus pclk div:
  78. * aclk_bus: pclk_bus = 1:1 or 2:1 or 4:1 or 8:1
  79. */
  80. PERI_SEL_PLL_MASK = 1,
  81. PERI_SEL_PLL_SHIFT = 15,
  82. PERI_SEL_CPLL = 0,
  83. PERI_SEL_GPLL,
  84. PERI_PCLK_DIV_SHIFT = 12,
  85. PERI_PCLK_DIV_MASK = 3,
  86. /* peripheral bus hclk div: aclk_bus: hclk_bus = 1:1 or 2:1 or 4:1 */
  87. PERI_HCLK_DIV_SHIFT = 8,
  88. PERI_HCLK_DIV_MASK = 3,
  89. /*
  90. * peripheral bus aclk div:
  91. * aclk_periph = periph_clk_src / (peri_aclk_div_con + 1)
  92. */
  93. PERI_ACLK_DIV_SHIFT = 0,
  94. PERI_ACLK_DIV_MASK = 0x1f,
  95. SOCSTS_DPLL_LOCK = 1 << 5,
  96. SOCSTS_APLL_LOCK = 1 << 6,
  97. SOCSTS_CPLL_LOCK = 1 << 7,
  98. SOCSTS_GPLL_LOCK = 1 << 8,
  99. SOCSTS_NPLL_LOCK = 1 << 9,
  100. };
  101. #define RATE_TO_DIV(input_rate, output_rate) \
  102. ((input_rate) / (output_rate) - 1);
  103. #define DIV_TO_RATE(input_rate, div) ((input_rate) / ((div) + 1))
  104. #define PLL_DIVISORS(hz, _nr, _no) {\
  105. .nr = _nr, .nf = (u32)((u64)hz * _nr * _no / OSC_HZ), .no = _no};\
  106. _Static_assert(((u64)hz * _nr * _no / OSC_HZ) * OSC_HZ /\
  107. (_nr * _no) == hz, #hz "Hz cannot be hit with PLL "\
  108. "divisors on line " __stringify(__LINE__));
  109. /* Keep divisors as low as possible to reduce jitter and power usage */
  110. static const struct pll_div apll_init_cfg = PLL_DIVISORS(APLL_HZ, 1, 1);
  111. static const struct pll_div gpll_init_cfg = PLL_DIVISORS(GPLL_HZ, 2, 2);
  112. static const struct pll_div cpll_init_cfg = PLL_DIVISORS(CPLL_HZ, 1, 2);
  113. static int rkclk_set_pll(struct rk3288_cru *cru, enum rk_clk_id clk_id,
  114. const struct pll_div *div)
  115. {
  116. int pll_id = rk_pll_id(clk_id);
  117. struct rk3288_pll *pll = &cru->pll[pll_id];
  118. /* All PLLs have same VCO and output frequency range restrictions. */
  119. uint vco_hz = OSC_HZ / 1000 * div->nf / div->nr * 1000;
  120. uint output_hz = vco_hz / div->no;
  121. debug("PLL at %x: nf=%d, nr=%d, no=%d, vco=%u Hz, output=%u Hz\n",
  122. (uint)pll, div->nf, div->nr, div->no, vco_hz, output_hz);
  123. assert(vco_hz >= VCO_MIN_HZ && vco_hz <= VCO_MAX_HZ &&
  124. output_hz >= OUTPUT_MIN_HZ && output_hz <= OUTPUT_MAX_HZ &&
  125. (div->no == 1 || !(div->no % 2)));
  126. /* enter reset */
  127. rk_setreg(&pll->con3, 1 << PLL_RESET_SHIFT);
  128. rk_clrsetreg(&pll->con0,
  129. CLKR_MASK << CLKR_SHIFT | PLL_OD_MASK,
  130. ((div->nr - 1) << CLKR_SHIFT) | (div->no - 1));
  131. rk_clrsetreg(&pll->con1, CLKF_MASK, div->nf - 1);
  132. rk_clrsetreg(&pll->con2, PLL_BWADJ_MASK, (div->nf >> 1) - 1);
  133. udelay(10);
  134. /* return from reset */
  135. rk_clrreg(&pll->con3, 1 << PLL_RESET_SHIFT);
  136. return 0;
  137. }
  138. static int rkclk_configure_ddr(struct rk3288_cru *cru, struct rk3288_grf *grf,
  139. unsigned int hz)
  140. {
  141. static const struct pll_div dpll_cfg[] = {
  142. {.nf = 25, .nr = 2, .no = 1},
  143. {.nf = 400, .nr = 9, .no = 2},
  144. {.nf = 500, .nr = 9, .no = 2},
  145. {.nf = 100, .nr = 3, .no = 1},
  146. };
  147. int cfg;
  148. switch (hz) {
  149. case 300000000:
  150. cfg = 0;
  151. break;
  152. case 533000000: /* actually 533.3P MHz */
  153. cfg = 1;
  154. break;
  155. case 666000000: /* actually 666.6P MHz */
  156. cfg = 2;
  157. break;
  158. case 800000000:
  159. cfg = 3;
  160. break;
  161. default:
  162. debug("Unsupported SDRAM frequency");
  163. return -EINVAL;
  164. }
  165. /* pll enter slow-mode */
  166. rk_clrsetreg(&cru->cru_mode_con, DPLL_MODE_MASK << DPLL_MODE_SHIFT,
  167. DPLL_MODE_SLOW << DPLL_MODE_SHIFT);
  168. rkclk_set_pll(cru, CLK_DDR, &dpll_cfg[cfg]);
  169. /* wait for pll lock */
  170. while (!(readl(&grf->soc_status[1]) & SOCSTS_DPLL_LOCK))
  171. udelay(1);
  172. /* PLL enter normal-mode */
  173. rk_clrsetreg(&cru->cru_mode_con, DPLL_MODE_MASK << DPLL_MODE_SHIFT,
  174. DPLL_MODE_NORMAL << DPLL_MODE_SHIFT);
  175. return 0;
  176. }
  177. #ifndef CONFIG_SPL_BUILD
  178. #define VCO_MAX_KHZ 2200000
  179. #define VCO_MIN_KHZ 440000
  180. #define FREF_MAX_KHZ 2200000
  181. #define FREF_MIN_KHZ 269
  182. static int pll_para_config(ulong freq_hz, struct pll_div *div, uint *ext_div)
  183. {
  184. uint ref_khz = OSC_HZ / 1000, nr, nf = 0;
  185. uint fref_khz;
  186. uint diff_khz, best_diff_khz;
  187. const uint max_nr = 1 << 6, max_nf = 1 << 12, max_no = 1 << 4;
  188. uint vco_khz;
  189. uint no = 1;
  190. uint freq_khz = freq_hz / 1000;
  191. if (!freq_hz) {
  192. printf("%s: the frequency can not be 0 Hz\n", __func__);
  193. return -EINVAL;
  194. }
  195. no = DIV_ROUND_UP(VCO_MIN_KHZ, freq_khz);
  196. if (ext_div) {
  197. *ext_div = DIV_ROUND_UP(no, max_no);
  198. no = DIV_ROUND_UP(no, *ext_div);
  199. }
  200. /* only even divisors (and 1) are supported */
  201. if (no > 1)
  202. no = DIV_ROUND_UP(no, 2) * 2;
  203. vco_khz = freq_khz * no;
  204. if (ext_div)
  205. vco_khz *= *ext_div;
  206. if (vco_khz < VCO_MIN_KHZ || vco_khz > VCO_MAX_KHZ || no > max_no) {
  207. printf("%s: Cannot find out a supported VCO for Frequency (%luHz).\n",
  208. __func__, freq_hz);
  209. return -1;
  210. }
  211. div->no = no;
  212. best_diff_khz = vco_khz;
  213. for (nr = 1; nr < max_nr && best_diff_khz; nr++) {
  214. fref_khz = ref_khz / nr;
  215. if (fref_khz < FREF_MIN_KHZ)
  216. break;
  217. if (fref_khz > FREF_MAX_KHZ)
  218. continue;
  219. nf = vco_khz / fref_khz;
  220. if (nf >= max_nf)
  221. continue;
  222. diff_khz = vco_khz - nf * fref_khz;
  223. if (nf + 1 < max_nf && diff_khz > fref_khz / 2) {
  224. nf++;
  225. diff_khz = fref_khz - diff_khz;
  226. }
  227. if (diff_khz >= best_diff_khz)
  228. continue;
  229. best_diff_khz = diff_khz;
  230. div->nr = nr;
  231. div->nf = nf;
  232. }
  233. if (best_diff_khz > 4 * 1000) {
  234. printf("%s: Failed to match output frequency %lu, difference is %u Hz, exceed 4MHZ\n",
  235. __func__, freq_hz, best_diff_khz * 1000);
  236. return -EINVAL;
  237. }
  238. return 0;
  239. }
  240. static int rockchip_mac_set_clk(struct rk3288_cru *cru,
  241. int periph, uint freq)
  242. {
  243. /* Assuming mac_clk is fed by an external clock */
  244. rk_clrsetreg(&cru->cru_clksel_con[21],
  245. RMII_EXTCLK_MASK << RMII_EXTCLK_SHIFT,
  246. RMII_EXTCLK_SELECT_EXT_CLK << RMII_EXTCLK_SHIFT);
  247. return 0;
  248. }
  249. static int rockchip_vop_set_clk(struct rk3288_cru *cru, struct rk3288_grf *grf,
  250. int periph, unsigned int rate_hz)
  251. {
  252. struct pll_div npll_config = {0};
  253. u32 lcdc_div;
  254. int ret;
  255. ret = pll_para_config(rate_hz, &npll_config, &lcdc_div);
  256. if (ret)
  257. return ret;
  258. rk_clrsetreg(&cru->cru_mode_con, NPLL_MODE_MASK << NPLL_MODE_SHIFT,
  259. NPLL_MODE_SLOW << NPLL_MODE_SHIFT);
  260. rkclk_set_pll(cru, CLK_NEW, &npll_config);
  261. /* waiting for pll lock */
  262. while (1) {
  263. if (readl(&grf->soc_status[1]) & SOCSTS_NPLL_LOCK)
  264. break;
  265. udelay(1);
  266. }
  267. rk_clrsetreg(&cru->cru_mode_con, NPLL_MODE_MASK << NPLL_MODE_SHIFT,
  268. NPLL_MODE_NORMAL << NPLL_MODE_SHIFT);
  269. /* vop dclk source clk: npll,dclk_div: 1 */
  270. switch (periph) {
  271. case DCLK_VOP0:
  272. rk_clrsetreg(&cru->cru_clksel_con[27], 0xff << 8 | 3 << 0,
  273. (lcdc_div - 1) << 8 | 2 << 0);
  274. break;
  275. case DCLK_VOP1:
  276. rk_clrsetreg(&cru->cru_clksel_con[29], 0xff << 8 | 3 << 6,
  277. (lcdc_div - 1) << 8 | 2 << 6);
  278. break;
  279. }
  280. return 0;
  281. }
  282. #endif
  283. #ifdef CONFIG_SPL_BUILD
  284. static void rkclk_init(struct rk3288_cru *cru, struct rk3288_grf *grf)
  285. {
  286. u32 aclk_div;
  287. u32 hclk_div;
  288. u32 pclk_div;
  289. /* pll enter slow-mode */
  290. rk_clrsetreg(&cru->cru_mode_con,
  291. GPLL_MODE_MASK << GPLL_MODE_SHIFT |
  292. CPLL_MODE_MASK << CPLL_MODE_SHIFT,
  293. GPLL_MODE_SLOW << GPLL_MODE_SHIFT |
  294. CPLL_MODE_SLOW << CPLL_MODE_SHIFT);
  295. /* init pll */
  296. rkclk_set_pll(cru, CLK_GENERAL, &gpll_init_cfg);
  297. rkclk_set_pll(cru, CLK_CODEC, &cpll_init_cfg);
  298. /* waiting for pll lock */
  299. while ((readl(&grf->soc_status[1]) &
  300. (SOCSTS_CPLL_LOCK | SOCSTS_GPLL_LOCK)) !=
  301. (SOCSTS_CPLL_LOCK | SOCSTS_GPLL_LOCK))
  302. udelay(1);
  303. /*
  304. * pd_bus clock pll source selection and
  305. * set up dependent divisors for PCLK/HCLK and ACLK clocks.
  306. */
  307. aclk_div = GPLL_HZ / PD_BUS_ACLK_HZ - 1;
  308. assert((aclk_div + 1) * PD_BUS_ACLK_HZ == GPLL_HZ && aclk_div < 0x1f);
  309. hclk_div = PD_BUS_ACLK_HZ / PD_BUS_HCLK_HZ - 1;
  310. assert((hclk_div + 1) * PD_BUS_HCLK_HZ ==
  311. PD_BUS_ACLK_HZ && (hclk_div < 0x4) && (hclk_div != 0x2));
  312. pclk_div = PD_BUS_ACLK_HZ / PD_BUS_PCLK_HZ - 1;
  313. assert((pclk_div + 1) * PD_BUS_PCLK_HZ ==
  314. PD_BUS_ACLK_HZ && pclk_div < 0x7);
  315. rk_clrsetreg(&cru->cru_clksel_con[1],
  316. PD_BUS_PCLK_DIV_MASK << PD_BUS_PCLK_DIV_SHIFT |
  317. PD_BUS_HCLK_DIV_MASK << PD_BUS_HCLK_DIV_SHIFT |
  318. PD_BUS_ACLK_DIV0_MASK << PD_BUS_ACLK_DIV0_SHIFT |
  319. PD_BUS_ACLK_DIV1_MASK << PD_BUS_ACLK_DIV1_SHIFT,
  320. pclk_div << PD_BUS_PCLK_DIV_SHIFT |
  321. hclk_div << PD_BUS_HCLK_DIV_SHIFT |
  322. aclk_div << PD_BUS_ACLK_DIV0_SHIFT |
  323. 0 << 0);
  324. /*
  325. * peri clock pll source selection and
  326. * set up dependent divisors for PCLK/HCLK and ACLK clocks.
  327. */
  328. aclk_div = GPLL_HZ / PERI_ACLK_HZ - 1;
  329. assert((aclk_div + 1) * PERI_ACLK_HZ == GPLL_HZ && aclk_div < 0x1f);
  330. hclk_div = ilog2(PERI_ACLK_HZ / PERI_HCLK_HZ);
  331. assert((1 << hclk_div) * PERI_HCLK_HZ ==
  332. PERI_ACLK_HZ && (hclk_div < 0x4));
  333. pclk_div = ilog2(PERI_ACLK_HZ / PERI_PCLK_HZ);
  334. assert((1 << pclk_div) * PERI_PCLK_HZ ==
  335. PERI_ACLK_HZ && (pclk_div < 0x4));
  336. rk_clrsetreg(&cru->cru_clksel_con[10],
  337. PERI_PCLK_DIV_MASK << PERI_PCLK_DIV_SHIFT |
  338. PERI_HCLK_DIV_MASK << PERI_HCLK_DIV_SHIFT |
  339. PERI_ACLK_DIV_MASK << PERI_ACLK_DIV_SHIFT,
  340. PERI_SEL_GPLL << PERI_SEL_PLL_SHIFT |
  341. pclk_div << PERI_PCLK_DIV_SHIFT |
  342. hclk_div << PERI_HCLK_DIV_SHIFT |
  343. aclk_div << PERI_ACLK_DIV_SHIFT);
  344. /* PLL enter normal-mode */
  345. rk_clrsetreg(&cru->cru_mode_con,
  346. GPLL_MODE_MASK << GPLL_MODE_SHIFT |
  347. CPLL_MODE_MASK << CPLL_MODE_SHIFT,
  348. GPLL_MODE_NORMAL << GPLL_MODE_SHIFT |
  349. CPLL_MODE_NORMAL << CPLL_MODE_SHIFT);
  350. }
  351. #endif
  352. void rk3288_clk_configure_cpu(struct rk3288_cru *cru, struct rk3288_grf *grf)
  353. {
  354. /* pll enter slow-mode */
  355. rk_clrsetreg(&cru->cru_mode_con,
  356. APLL_MODE_MASK << APLL_MODE_SHIFT,
  357. APLL_MODE_SLOW << APLL_MODE_SHIFT);
  358. rkclk_set_pll(cru, CLK_ARM, &apll_init_cfg);
  359. /* waiting for pll lock */
  360. while (!(readl(&grf->soc_status[1]) & SOCSTS_APLL_LOCK))
  361. udelay(1);
  362. /*
  363. * core clock pll source selection and
  364. * set up dependent divisors for MPAXI/M0AXI and ARM clocks.
  365. * core clock select apll, apll clk = 1800MHz
  366. * arm clk = 1800MHz, mpclk = 450MHz, m0clk = 900MHz
  367. */
  368. rk_clrsetreg(&cru->cru_clksel_con[0],
  369. CORE_SEL_PLL_MASK << CORE_SEL_PLL_SHIFT |
  370. A17_DIV_MASK << A17_DIV_SHIFT |
  371. MP_DIV_MASK << MP_DIV_SHIFT |
  372. M0_DIV_MASK << M0_DIV_SHIFT,
  373. 0 << A17_DIV_SHIFT |
  374. 3 << MP_DIV_SHIFT |
  375. 1 << M0_DIV_SHIFT);
  376. /*
  377. * set up dependent divisors for L2RAM/ATCLK and PCLK clocks.
  378. * l2ramclk = 900MHz, atclk = 450MHz, pclk_dbg = 450MHz
  379. */
  380. rk_clrsetreg(&cru->cru_clksel_con[37],
  381. CLK_L2RAM_DIV_MASK << CLK_L2RAM_DIV_SHIFT |
  382. ATCLK_CORE_DIV_CON_MASK << ATCLK_CORE_DIV_CON_SHIFT |
  383. PCLK_CORE_DBG_DIV_MASK >> PCLK_CORE_DBG_DIV_SHIFT,
  384. 1 << CLK_L2RAM_DIV_SHIFT |
  385. 3 << ATCLK_CORE_DIV_CON_SHIFT |
  386. 3 << PCLK_CORE_DBG_DIV_SHIFT);
  387. /* PLL enter normal-mode */
  388. rk_clrsetreg(&cru->cru_mode_con,
  389. APLL_MODE_MASK << APLL_MODE_SHIFT,
  390. APLL_MODE_NORMAL << APLL_MODE_SHIFT);
  391. }
  392. /* Get pll rate by id */
  393. static uint32_t rkclk_pll_get_rate(struct rk3288_cru *cru,
  394. enum rk_clk_id clk_id)
  395. {
  396. uint32_t nr, no, nf;
  397. uint32_t con;
  398. int pll_id = rk_pll_id(clk_id);
  399. struct rk3288_pll *pll = &cru->pll[pll_id];
  400. static u8 clk_shift[CLK_COUNT] = {
  401. 0xff, APLL_MODE_SHIFT, DPLL_MODE_SHIFT, CPLL_MODE_SHIFT,
  402. GPLL_MODE_SHIFT, NPLL_MODE_SHIFT
  403. };
  404. uint shift;
  405. con = readl(&cru->cru_mode_con);
  406. shift = clk_shift[clk_id];
  407. switch ((con >> shift) & APLL_MODE_MASK) {
  408. case APLL_MODE_SLOW:
  409. return OSC_HZ;
  410. case APLL_MODE_NORMAL:
  411. /* normal mode */
  412. con = readl(&pll->con0);
  413. no = ((con >> CLKOD_SHIFT) & CLKOD_MASK) + 1;
  414. nr = ((con >> CLKR_SHIFT) & CLKR_MASK) + 1;
  415. con = readl(&pll->con1);
  416. nf = ((con >> CLKF_SHIFT) & CLKF_MASK) + 1;
  417. return (24 * nf / (nr * no)) * 1000000;
  418. case APLL_MODE_DEEP:
  419. default:
  420. return 32768;
  421. }
  422. }
  423. static ulong rockchip_mmc_get_clk(struct rk3288_cru *cru, uint gclk_rate,
  424. int periph)
  425. {
  426. uint src_rate;
  427. uint div, mux;
  428. u32 con;
  429. switch (periph) {
  430. case HCLK_EMMC:
  431. con = readl(&cru->cru_clksel_con[12]);
  432. mux = (con >> EMMC_PLL_SHIFT) & EMMC_PLL_MASK;
  433. div = (con >> EMMC_DIV_SHIFT) & EMMC_DIV_MASK;
  434. break;
  435. case HCLK_SDMMC:
  436. con = readl(&cru->cru_clksel_con[11]);
  437. mux = (con >> MMC0_PLL_SHIFT) & MMC0_PLL_MASK;
  438. div = (con >> MMC0_DIV_SHIFT) & MMC0_DIV_MASK;
  439. break;
  440. case HCLK_SDIO0:
  441. con = readl(&cru->cru_clksel_con[12]);
  442. mux = (con >> SDIO0_PLL_SHIFT) & SDIO0_PLL_MASK;
  443. div = (con >> SDIO0_DIV_SHIFT) & SDIO0_DIV_MASK;
  444. break;
  445. default:
  446. return -EINVAL;
  447. }
  448. src_rate = mux == EMMC_PLL_SELECT_24MHZ ? OSC_HZ : gclk_rate;
  449. return DIV_TO_RATE(src_rate, div);
  450. }
  451. static ulong rockchip_mmc_set_clk(struct rk3288_cru *cru, uint gclk_rate,
  452. int periph, uint freq)
  453. {
  454. int src_clk_div;
  455. int mux;
  456. debug("%s: gclk_rate=%u\n", __func__, gclk_rate);
  457. src_clk_div = RATE_TO_DIV(gclk_rate, freq);
  458. if (src_clk_div > 0x3f) {
  459. src_clk_div = RATE_TO_DIV(OSC_HZ, freq);
  460. mux = EMMC_PLL_SELECT_24MHZ;
  461. assert((int)EMMC_PLL_SELECT_24MHZ ==
  462. (int)MMC0_PLL_SELECT_24MHZ);
  463. } else {
  464. mux = EMMC_PLL_SELECT_GENERAL;
  465. assert((int)EMMC_PLL_SELECT_GENERAL ==
  466. (int)MMC0_PLL_SELECT_GENERAL);
  467. }
  468. switch (periph) {
  469. case HCLK_EMMC:
  470. rk_clrsetreg(&cru->cru_clksel_con[12],
  471. EMMC_PLL_MASK << EMMC_PLL_SHIFT |
  472. EMMC_DIV_MASK << EMMC_DIV_SHIFT,
  473. mux << EMMC_PLL_SHIFT |
  474. (src_clk_div - 1) << EMMC_DIV_SHIFT);
  475. break;
  476. case HCLK_SDMMC:
  477. rk_clrsetreg(&cru->cru_clksel_con[11],
  478. MMC0_PLL_MASK << MMC0_PLL_SHIFT |
  479. MMC0_DIV_MASK << MMC0_DIV_SHIFT,
  480. mux << MMC0_PLL_SHIFT |
  481. (src_clk_div - 1) << MMC0_DIV_SHIFT);
  482. break;
  483. case HCLK_SDIO0:
  484. rk_clrsetreg(&cru->cru_clksel_con[12],
  485. SDIO0_PLL_MASK << SDIO0_PLL_SHIFT |
  486. SDIO0_DIV_MASK << SDIO0_DIV_SHIFT,
  487. mux << SDIO0_PLL_SHIFT |
  488. (src_clk_div - 1) << SDIO0_DIV_SHIFT);
  489. break;
  490. default:
  491. return -EINVAL;
  492. }
  493. return rockchip_mmc_get_clk(cru, gclk_rate, periph);
  494. }
  495. static ulong rockchip_spi_get_clk(struct rk3288_cru *cru, uint gclk_rate,
  496. int periph)
  497. {
  498. uint div, mux;
  499. u32 con;
  500. switch (periph) {
  501. case SCLK_SPI0:
  502. con = readl(&cru->cru_clksel_con[25]);
  503. mux = (con >> SPI0_PLL_SHIFT) & SPI0_PLL_MASK;
  504. div = (con >> SPI0_DIV_SHIFT) & SPI0_DIV_MASK;
  505. break;
  506. case SCLK_SPI1:
  507. con = readl(&cru->cru_clksel_con[25]);
  508. mux = (con >> SPI1_PLL_SHIFT) & SPI1_PLL_MASK;
  509. div = (con >> SPI1_DIV_SHIFT) & SPI1_DIV_MASK;
  510. break;
  511. case SCLK_SPI2:
  512. con = readl(&cru->cru_clksel_con[39]);
  513. mux = (con >> SPI2_PLL_SHIFT) & SPI2_PLL_MASK;
  514. div = (con >> SPI2_DIV_SHIFT) & SPI2_DIV_MASK;
  515. break;
  516. default:
  517. return -EINVAL;
  518. }
  519. assert(mux == SPI0_PLL_SELECT_GENERAL);
  520. return DIV_TO_RATE(gclk_rate, div);
  521. }
  522. static ulong rockchip_spi_set_clk(struct rk3288_cru *cru, uint gclk_rate,
  523. int periph, uint freq)
  524. {
  525. int src_clk_div;
  526. debug("%s: clk_general_rate=%u\n", __func__, gclk_rate);
  527. src_clk_div = RATE_TO_DIV(gclk_rate, freq);
  528. switch (periph) {
  529. case SCLK_SPI0:
  530. rk_clrsetreg(&cru->cru_clksel_con[25],
  531. SPI0_PLL_MASK << SPI0_PLL_SHIFT |
  532. SPI0_DIV_MASK << SPI0_DIV_SHIFT,
  533. SPI0_PLL_SELECT_GENERAL << SPI0_PLL_SHIFT |
  534. src_clk_div << SPI0_DIV_SHIFT);
  535. break;
  536. case SCLK_SPI1:
  537. rk_clrsetreg(&cru->cru_clksel_con[25],
  538. SPI1_PLL_MASK << SPI1_PLL_SHIFT |
  539. SPI1_DIV_MASK << SPI1_DIV_SHIFT,
  540. SPI1_PLL_SELECT_GENERAL << SPI1_PLL_SHIFT |
  541. src_clk_div << SPI1_DIV_SHIFT);
  542. break;
  543. case SCLK_SPI2:
  544. rk_clrsetreg(&cru->cru_clksel_con[39],
  545. SPI2_PLL_MASK << SPI2_PLL_SHIFT |
  546. SPI2_DIV_MASK << SPI2_DIV_SHIFT,
  547. SPI2_PLL_SELECT_GENERAL << SPI2_PLL_SHIFT |
  548. src_clk_div << SPI2_DIV_SHIFT);
  549. break;
  550. default:
  551. return -EINVAL;
  552. }
  553. return rockchip_spi_get_clk(cru, gclk_rate, periph);
  554. }
  555. static ulong rk3288_clk_get_rate(struct clk *clk)
  556. {
  557. struct rk3288_clk_priv *priv = dev_get_priv(clk->dev);
  558. ulong new_rate, gclk_rate;
  559. gclk_rate = rkclk_pll_get_rate(priv->cru, CLK_GENERAL);
  560. switch (clk->id) {
  561. case 0 ... 63:
  562. new_rate = rkclk_pll_get_rate(priv->cru, clk->id);
  563. break;
  564. case HCLK_EMMC:
  565. case HCLK_SDMMC:
  566. case HCLK_SDIO0:
  567. new_rate = rockchip_mmc_get_clk(priv->cru, gclk_rate, clk->id);
  568. break;
  569. case SCLK_SPI0:
  570. case SCLK_SPI1:
  571. case SCLK_SPI2:
  572. new_rate = rockchip_spi_get_clk(priv->cru, gclk_rate, clk->id);
  573. break;
  574. case PCLK_I2C0:
  575. case PCLK_I2C1:
  576. case PCLK_I2C2:
  577. case PCLK_I2C3:
  578. case PCLK_I2C4:
  579. case PCLK_I2C5:
  580. return gclk_rate;
  581. case PCLK_PWM:
  582. return PD_BUS_PCLK_HZ;
  583. default:
  584. return -ENOENT;
  585. }
  586. return new_rate;
  587. }
  588. static ulong rk3288_clk_set_rate(struct clk *clk, ulong rate)
  589. {
  590. struct rk3288_clk_priv *priv = dev_get_priv(clk->dev);
  591. struct rk3288_cru *cru = priv->cru;
  592. ulong new_rate, gclk_rate;
  593. gclk_rate = rkclk_pll_get_rate(priv->cru, CLK_GENERAL);
  594. switch (clk->id) {
  595. case PLL_APLL:
  596. /* We only support a fixed rate here */
  597. if (rate != 1800000000)
  598. return -EINVAL;
  599. rk3288_clk_configure_cpu(priv->cru, priv->grf);
  600. new_rate = rate;
  601. break;
  602. case CLK_DDR:
  603. new_rate = rkclk_configure_ddr(priv->cru, priv->grf, rate);
  604. break;
  605. case HCLK_EMMC:
  606. case HCLK_SDMMC:
  607. case HCLK_SDIO0:
  608. new_rate = rockchip_mmc_set_clk(cru, gclk_rate, clk->id, rate);
  609. break;
  610. case SCLK_SPI0:
  611. case SCLK_SPI1:
  612. case SCLK_SPI2:
  613. new_rate = rockchip_spi_set_clk(cru, gclk_rate, clk->id, rate);
  614. break;
  615. #ifndef CONFIG_SPL_BUILD
  616. case SCLK_MAC:
  617. new_rate = rockchip_mac_set_clk(priv->cru, clk->id, rate);
  618. break;
  619. case DCLK_VOP0:
  620. case DCLK_VOP1:
  621. new_rate = rockchip_vop_set_clk(cru, priv->grf, clk->id, rate);
  622. break;
  623. case SCLK_EDP_24M:
  624. /* clk_edp_24M source: 24M */
  625. rk_setreg(&cru->cru_clksel_con[28], 1 << 15);
  626. /* rst edp */
  627. rk_setreg(&cru->cru_clksel_con[6], 1 << 15);
  628. udelay(1);
  629. rk_clrreg(&cru->cru_clksel_con[6], 1 << 15);
  630. new_rate = rate;
  631. break;
  632. case ACLK_VOP0:
  633. case ACLK_VOP1: {
  634. u32 div;
  635. /* vop aclk source clk: cpll */
  636. div = CPLL_HZ / rate;
  637. assert((div - 1 < 64) && (div * rate == CPLL_HZ));
  638. switch (clk->id) {
  639. case ACLK_VOP0:
  640. rk_clrsetreg(&cru->cru_clksel_con[31],
  641. 3 << 6 | 0x1f << 0,
  642. 0 << 6 | (div - 1) << 0);
  643. break;
  644. case ACLK_VOP1:
  645. rk_clrsetreg(&cru->cru_clksel_con[31],
  646. 3 << 14 | 0x1f << 8,
  647. 0 << 14 | (div - 1) << 8);
  648. break;
  649. }
  650. new_rate = rate;
  651. break;
  652. }
  653. case PCLK_HDMI_CTRL:
  654. /* enable pclk hdmi ctrl */
  655. rk_clrreg(&cru->cru_clkgate_con[16], 1 << 9);
  656. /* software reset hdmi */
  657. rk_setreg(&cru->cru_clkgate_con[7], 1 << 9);
  658. udelay(1);
  659. rk_clrreg(&cru->cru_clkgate_con[7], 1 << 9);
  660. new_rate = rate;
  661. break;
  662. #endif
  663. default:
  664. return -ENOENT;
  665. }
  666. return new_rate;
  667. }
  668. static struct clk_ops rk3288_clk_ops = {
  669. .get_rate = rk3288_clk_get_rate,
  670. .set_rate = rk3288_clk_set_rate,
  671. };
  672. static int rk3288_clk_ofdata_to_platdata(struct udevice *dev)
  673. {
  674. #if !CONFIG_IS_ENABLED(OF_PLATDATA)
  675. struct rk3288_clk_priv *priv = dev_get_priv(dev);
  676. priv->cru = (struct rk3288_cru *)dev_get_addr(dev);
  677. #endif
  678. return 0;
  679. }
  680. static int rk3288_clk_probe(struct udevice *dev)
  681. {
  682. struct rk3288_clk_priv *priv = dev_get_priv(dev);
  683. priv->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  684. if (IS_ERR(priv->grf))
  685. return PTR_ERR(priv->grf);
  686. #ifdef CONFIG_SPL_BUILD
  687. #if CONFIG_IS_ENABLED(OF_PLATDATA)
  688. struct rk3288_clk_plat *plat = dev_get_platdata(dev);
  689. priv->cru = map_sysmem(plat->dtd.reg[0], plat->dtd.reg[1]);
  690. #endif
  691. rkclk_init(priv->cru, priv->grf);
  692. #endif
  693. return 0;
  694. }
  695. static int rk3288_clk_bind(struct udevice *dev)
  696. {
  697. int ret;
  698. /* The reset driver does not have a device node, so bind it here */
  699. ret = device_bind_driver(gd->dm_root, "rk3288_sysreset", "reset", &dev);
  700. if (ret)
  701. debug("Warning: No RK3288 reset driver: ret=%d\n", ret);
  702. return 0;
  703. }
  704. static const struct udevice_id rk3288_clk_ids[] = {
  705. { .compatible = "rockchip,rk3288-cru" },
  706. { }
  707. };
  708. U_BOOT_DRIVER(rockchip_rk3288_cru) = {
  709. .name = "rockchip_rk3288_cru",
  710. .id = UCLASS_CLK,
  711. .of_match = rk3288_clk_ids,
  712. .priv_auto_alloc_size = sizeof(struct rk3288_clk_priv),
  713. .platdata_auto_alloc_size = sizeof(struct rk3288_clk_plat),
  714. .ops = &rk3288_clk_ops,
  715. .bind = rk3288_clk_bind,
  716. .ofdata_to_platdata = rk3288_clk_ofdata_to_platdata,
  717. .probe = rk3288_clk_probe,
  718. };