intel,baytrail-fsp.txt 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187
  1. Intel Bay Trail FSP UPD Binding
  2. ===============================
  3. The device tree node which describes the overriding of the Intel Bay Trail FSP
  4. UPD data for configuring the SoC.
  5. All properties can be found within the `upd-region` struct in
  6. arch/x86/include/asm/arch-baytrail/fsp/fsp_vpd.h, under the same names, and in
  7. Intel's FSP Binary Configuration Tool for Bay Trail. This list of properties is
  8. matched up to Intel's E3800 FSPv4 release.
  9. # Boolean properties:
  10. - fsp,enable-sdio
  11. - fsp,enable-sdcard
  12. - fsp,enable-hsuart0
  13. - fsp,enable-hsuart1
  14. - fsp,enable-spi
  15. - fsp,enable-sata
  16. - fsp,enable-azalia
  17. - fsp,enable-xhci
  18. - fsp,enable-lpe
  19. - fsp,lpss-sio-enable-pci-mode
  20. - fsp,enable-dma0
  21. - fsp,enable-dma1
  22. - fsp,enable-i2-c0
  23. - fsp,enable-i2-c1
  24. - fsp,enable-i2-c2
  25. - fsp,enable-i2-c3
  26. - fsp,enable-i2-c4
  27. - fsp,enable-i2-c5
  28. - fsp,enable-i2-c6
  29. - fsp,enable-pwm0
  30. - fsp,enable-pwm1
  31. - fsp,enable-hsi
  32. - fsp,mrc-debug-msg
  33. - fsp,isp-enable
  34. - fsp,scc-enable-pci-mode
  35. - fsp,igd-render-standby
  36. - fsp,txe-uma-enable
  37. - fsp,emmc45-ddr50-enabled
  38. - fsp,emmc45-hs200-enabled
  39. - fsp,enable-igd
  40. - fsp,enable-memory-down
  41. If you set "fsp,enable-memory-down" you are strongly encouraged to provide an
  42. "fsp,memory-down-params{};" to specify how your memory is configured. If you do
  43. not set "fsp,enable-memory-down", then the DIMM SPD information will be
  44. discovered by the FSP and used to setup main memory.
  45. # Integer properties:
  46. - fsp,mrc-init-tseg-size
  47. - fsp,mrc-init-mmio-size
  48. - fsp,mrc-init-spd-addr1
  49. - fsp,mrc-init-spd-addr2
  50. - fsp,emmc-boot-mode
  51. - fsp,sata-mode
  52. - fsp,igd-dvmt50-pre-alloc
  53. - fsp,aperture-size
  54. - fsp,gtt-size
  55. - fsp,serial-debug-port-address
  56. - fsp,serial-debug-port-type
  57. - fsp,os-selection
  58. - fsp,emmc45-retune-timer-value
  59. - fsp,memory-down-params {
  60. # Boolean properties:
  61. - fsp,dimm-0-enable
  62. - fsp,dimm-1-enable
  63. # Integer properties:
  64. - fsp,dram-speed:
  65. 0x0: "800 MHz"
  66. 0x1: "1066 MHz"
  67. 0x2: "1333 MHz"
  68. 0x3: "1600 MHz"
  69. - fsp,dram-type
  70. 0x0: "DDR3"
  71. 0x1: "DDR3L"
  72. 0x2: "DDR3U"
  73. 0x4: "LPDDR2"
  74. 0x5: "LPDDR3"
  75. 0x6: "DDR4"
  76. - fsp,dimm-width
  77. 0x0: "x8"
  78. 0x1: "x16"
  79. 0x2: "x32"
  80. - fsp,dimm-density
  81. 0x0: "1 Gbit"
  82. 0x1: "2 Gbit"
  83. 0x2: "4 Gbit"
  84. 0x3: "8 Gbit"
  85. - fsp,dimm-bus-width
  86. 0x0: "8 bits"
  87. 0x1: "16 bits"
  88. 0x2: "32 bits"
  89. 0x3: "64 bits"
  90. - fsp,dimm-sides
  91. 0x0: "1 rank"
  92. 0x1: "2 ranks"
  93. - fsp,dimm-tcl
  94. - fsp,dimm-trpt-rcd
  95. - fsp,dimm-twr
  96. - fsp,dimm-twtr
  97. - fsp,dimm-trrd
  98. - fsp,dimm-trtp
  99. - fsp,dimm-tfaw
  100. };
  101. Example (from MinnowMax Dual Core):
  102. -----------------------------------
  103. / {
  104. ...
  105. fsp {
  106. compatible = "intel,baytrail-fsp";
  107. fsp,mrc-init-tseg-size = <0>;
  108. fsp,mrc-init-mmio-size = <0x800>;
  109. fsp,mrc-init-spd-addr1 = <0xa0>;
  110. fsp,mrc-init-spd-addr2 = <0xa2>;
  111. fsp,emmc-boot-mode = <2>;
  112. fsp,enable-sdio;
  113. fsp,enable-sdcard;
  114. fsp,enable-hsuart1;
  115. fsp,enable-spi;
  116. fsp,enable-sata;
  117. fsp,sata-mode = <1>;
  118. fsp,enable-xhci;
  119. fsp,enable-lpe;
  120. fsp,lpss-sio-enable-pci-mode;
  121. fsp,enable-dma0;
  122. fsp,enable-dma1;
  123. fsp,enable-i2c0;
  124. fsp,enable-i2c1;
  125. fsp,enable-i2c2;
  126. fsp,enable-i2c3;
  127. fsp,enable-i2c4;
  128. fsp,enable-i2c5;
  129. fsp,enable-i2c6;
  130. fsp,enable-pwm0;
  131. fsp,enable-pwm1;
  132. fsp,igd-dvmt50-pre-alloc = <2>;
  133. fsp,aperture-size = <2>;
  134. fsp,gtt-size = <2>;
  135. fsp,serial-debug-port-address = <0x3f8>;
  136. fsp,serial-debug-port-type = <1>;
  137. fsp,mrc-debug-msg;
  138. fsp,scc-enable-pci-mode;
  139. fsp,os-selection = <4>;
  140. fsp,emmc45-ddr50-enabled;
  141. fsp,emmc45-retune-timer-value = <8>;
  142. fsp,enable-igd;
  143. fsp,enable-memory-down;
  144. fsp,memory-down-params {
  145. compatible = "intel,baytrail-fsp-mdp";
  146. fsp,dram-speed = <1>;
  147. fsp,dram-type = <1>;
  148. fsp,dimm-0-enable;
  149. fsp,dimm-width = <1>;
  150. fsp,dimm-density = <2>;
  151. fsp,dimm-bus-width = <3>;
  152. fsp,dimm-sides = <0>;
  153. fsp,dimm-tcl = <0xb>;
  154. fsp,dimm-trpt-rcd = <0xb>;
  155. fsp,dimm-twr = <0xc>;
  156. fsp,dimm-twtr = <6>;
  157. fsp,dimm-trrd = <6>;
  158. fsp,dimm-trtp = <6>;
  159. fsp,dimm-tfaw = <0x14>;
  160. };
  161. };
  162. ...
  163. };