udoo_spl.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273
  1. /*
  2. * Copyright (C) 2015 Udoo
  3. * Author: Tungyi Lin <tungyilin1127@gmail.com>
  4. * Richard Hu <hakahu@gmail.com>
  5. * Based on board/wandboard/spl.c
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <asm/arch/clock.h>
  9. #include <asm/arch/imx-regs.h>
  10. #include <asm/arch/iomux.h>
  11. #include <asm/arch/mx6-pins.h>
  12. #include <linux/errno.h>
  13. #include <asm/gpio.h>
  14. #include <asm/imx-common/iomux-v3.h>
  15. #include <asm/imx-common/video.h>
  16. #include <mmc.h>
  17. #include <fsl_esdhc.h>
  18. #include <asm/arch/crm_regs.h>
  19. #include <asm/io.h>
  20. #include <asm/arch/sys_proto.h>
  21. #include <spl.h>
  22. DECLARE_GLOBAL_DATA_PTR;
  23. #if defined(CONFIG_SPL_BUILD)
  24. #include <asm/arch/mx6-ddr.h>
  25. /*
  26. * Driving strength:
  27. * 0x30 == 40 Ohm
  28. * 0x28 == 48 Ohm
  29. */
  30. #define IMX6DQ_DRIVE_STRENGTH 0x30
  31. #define IMX6SDL_DRIVE_STRENGTH 0x28
  32. /* configure MX6Q/DUAL mmdc DDR io registers */
  33. static struct mx6dq_iomux_ddr_regs mx6dq_ddr_ioregs = {
  34. .dram_sdclk_0 = IMX6DQ_DRIVE_STRENGTH,
  35. .dram_sdclk_1 = IMX6DQ_DRIVE_STRENGTH,
  36. .dram_cas = IMX6DQ_DRIVE_STRENGTH,
  37. .dram_ras = IMX6DQ_DRIVE_STRENGTH,
  38. .dram_reset = IMX6DQ_DRIVE_STRENGTH,
  39. .dram_sdcke0 = IMX6DQ_DRIVE_STRENGTH,
  40. .dram_sdcke1 = IMX6DQ_DRIVE_STRENGTH,
  41. .dram_sdba2 = 0x00000000,
  42. .dram_sdodt0 = IMX6DQ_DRIVE_STRENGTH,
  43. .dram_sdodt1 = IMX6DQ_DRIVE_STRENGTH,
  44. .dram_sdqs0 = IMX6DQ_DRIVE_STRENGTH,
  45. .dram_sdqs1 = IMX6DQ_DRIVE_STRENGTH,
  46. .dram_sdqs2 = IMX6DQ_DRIVE_STRENGTH,
  47. .dram_sdqs3 = IMX6DQ_DRIVE_STRENGTH,
  48. .dram_sdqs4 = IMX6DQ_DRIVE_STRENGTH,
  49. .dram_sdqs5 = IMX6DQ_DRIVE_STRENGTH,
  50. .dram_sdqs6 = IMX6DQ_DRIVE_STRENGTH,
  51. .dram_sdqs7 = IMX6DQ_DRIVE_STRENGTH,
  52. .dram_dqm0 = IMX6DQ_DRIVE_STRENGTH,
  53. .dram_dqm1 = IMX6DQ_DRIVE_STRENGTH,
  54. .dram_dqm2 = IMX6DQ_DRIVE_STRENGTH,
  55. .dram_dqm3 = IMX6DQ_DRIVE_STRENGTH,
  56. .dram_dqm4 = IMX6DQ_DRIVE_STRENGTH,
  57. .dram_dqm5 = IMX6DQ_DRIVE_STRENGTH,
  58. .dram_dqm6 = IMX6DQ_DRIVE_STRENGTH,
  59. .dram_dqm7 = IMX6DQ_DRIVE_STRENGTH,
  60. };
  61. /* configure MX6Q/DUAL mmdc GRP io registers */
  62. static struct mx6dq_iomux_grp_regs mx6dq_grp_ioregs = {
  63. .grp_ddr_type = 0x000c0000,
  64. .grp_ddrmode_ctl = 0x00020000,
  65. .grp_ddrpke = 0x00000000,
  66. .grp_addds = IMX6DQ_DRIVE_STRENGTH,
  67. .grp_ctlds = IMX6DQ_DRIVE_STRENGTH,
  68. .grp_ddrmode = 0x00020000,
  69. .grp_b0ds = IMX6DQ_DRIVE_STRENGTH,
  70. .grp_b1ds = IMX6DQ_DRIVE_STRENGTH,
  71. .grp_b2ds = IMX6DQ_DRIVE_STRENGTH,
  72. .grp_b3ds = IMX6DQ_DRIVE_STRENGTH,
  73. .grp_b4ds = IMX6DQ_DRIVE_STRENGTH,
  74. .grp_b5ds = IMX6DQ_DRIVE_STRENGTH,
  75. .grp_b6ds = IMX6DQ_DRIVE_STRENGTH,
  76. .grp_b7ds = IMX6DQ_DRIVE_STRENGTH,
  77. };
  78. /* configure MX6SOLO/DUALLITE mmdc DDR io registers */
  79. struct mx6sdl_iomux_ddr_regs mx6sdl_ddr_ioregs = {
  80. .dram_sdclk_0 = IMX6SDL_DRIVE_STRENGTH,
  81. .dram_sdclk_1 = IMX6SDL_DRIVE_STRENGTH,
  82. .dram_cas = IMX6SDL_DRIVE_STRENGTH,
  83. .dram_ras = IMX6SDL_DRIVE_STRENGTH,
  84. .dram_reset = IMX6SDL_DRIVE_STRENGTH,
  85. .dram_sdcke0 = IMX6SDL_DRIVE_STRENGTH,
  86. .dram_sdcke1 = IMX6SDL_DRIVE_STRENGTH,
  87. .dram_sdba2 = 0x00000000,
  88. .dram_sdodt0 = IMX6SDL_DRIVE_STRENGTH,
  89. .dram_sdodt1 = IMX6SDL_DRIVE_STRENGTH,
  90. .dram_sdqs0 = IMX6SDL_DRIVE_STRENGTH,
  91. .dram_sdqs1 = IMX6SDL_DRIVE_STRENGTH,
  92. .dram_sdqs2 = IMX6SDL_DRIVE_STRENGTH,
  93. .dram_sdqs3 = IMX6SDL_DRIVE_STRENGTH,
  94. .dram_sdqs4 = IMX6SDL_DRIVE_STRENGTH,
  95. .dram_sdqs5 = IMX6SDL_DRIVE_STRENGTH,
  96. .dram_sdqs6 = IMX6SDL_DRIVE_STRENGTH,
  97. .dram_sdqs7 = IMX6SDL_DRIVE_STRENGTH,
  98. .dram_dqm0 = IMX6SDL_DRIVE_STRENGTH,
  99. .dram_dqm1 = IMX6SDL_DRIVE_STRENGTH,
  100. .dram_dqm2 = IMX6SDL_DRIVE_STRENGTH,
  101. .dram_dqm3 = IMX6SDL_DRIVE_STRENGTH,
  102. .dram_dqm4 = IMX6SDL_DRIVE_STRENGTH,
  103. .dram_dqm5 = IMX6SDL_DRIVE_STRENGTH,
  104. .dram_dqm6 = IMX6SDL_DRIVE_STRENGTH,
  105. .dram_dqm7 = IMX6SDL_DRIVE_STRENGTH,
  106. };
  107. /* configure MX6SOLO/DUALLITE mmdc GRP io registers */
  108. struct mx6sdl_iomux_grp_regs mx6sdl_grp_ioregs = {
  109. .grp_ddr_type = 0x000c0000,
  110. .grp_ddrmode_ctl = 0x00020000,
  111. .grp_ddrpke = 0x00000000,
  112. .grp_addds = IMX6SDL_DRIVE_STRENGTH,
  113. .grp_ctlds = IMX6SDL_DRIVE_STRENGTH,
  114. .grp_ddrmode = 0x00020000,
  115. .grp_b0ds = IMX6SDL_DRIVE_STRENGTH,
  116. .grp_b1ds = IMX6SDL_DRIVE_STRENGTH,
  117. .grp_b2ds = IMX6SDL_DRIVE_STRENGTH,
  118. .grp_b3ds = IMX6SDL_DRIVE_STRENGTH,
  119. .grp_b4ds = IMX6SDL_DRIVE_STRENGTH,
  120. .grp_b5ds = IMX6SDL_DRIVE_STRENGTH,
  121. .grp_b6ds = IMX6SDL_DRIVE_STRENGTH,
  122. .grp_b7ds = IMX6SDL_DRIVE_STRENGTH,
  123. };
  124. /* MT41K128M16JT-125 */
  125. static struct mx6_ddr3_cfg mt41k128m16jt_125 = {
  126. /* quad = 1066, duallite = 800 */
  127. .mem_speed = 1066,
  128. .density = 2,
  129. .width = 16,
  130. .banks = 8,
  131. .rowaddr = 14,
  132. .coladdr = 10,
  133. .pagesz = 2,
  134. .trcd = 1375,
  135. .trcmin = 4875,
  136. .trasmin = 3500,
  137. .SRT = 0,
  138. };
  139. static struct mx6_mmdc_calibration mx6q_1g_mmdc_calib = {
  140. .p0_mpwldectrl0 = 0x00350035,
  141. .p0_mpwldectrl1 = 0x001F001F,
  142. .p1_mpwldectrl0 = 0x00010001,
  143. .p1_mpwldectrl1 = 0x00010001,
  144. .p0_mpdgctrl0 = 0x43510360,
  145. .p0_mpdgctrl1 = 0x0342033F,
  146. .p1_mpdgctrl0 = 0x033F033F,
  147. .p1_mpdgctrl1 = 0x03290266,
  148. .p0_mprddlctl = 0x4B3E4141,
  149. .p1_mprddlctl = 0x47413B4A,
  150. .p0_mpwrdlctl = 0x42404843,
  151. .p1_mpwrdlctl = 0x4C3F4C45,
  152. };
  153. static struct mx6_mmdc_calibration mx6dl_1g_mmdc_calib = {
  154. .p0_mpwldectrl0 = 0x002F0038,
  155. .p0_mpwldectrl1 = 0x001F001F,
  156. .p1_mpwldectrl0 = 0x001F001F,
  157. .p1_mpwldectrl1 = 0x001F001F,
  158. .p0_mpdgctrl0 = 0x425C0251,
  159. .p0_mpdgctrl1 = 0x021B021E,
  160. .p1_mpdgctrl0 = 0x021B021E,
  161. .p1_mpdgctrl1 = 0x01730200,
  162. .p0_mprddlctl = 0x45474C45,
  163. .p1_mprddlctl = 0x44464744,
  164. .p0_mpwrdlctl = 0x3F3F3336,
  165. .p1_mpwrdlctl = 0x32383630,
  166. };
  167. /* DDR 64bit 1GB */
  168. static struct mx6_ddr_sysinfo mem_qdl = {
  169. .dsize = 2,
  170. .cs1_mirror = 0,
  171. /* config for full 4GB range so that get_mem_size() works */
  172. .cs_density = 32,
  173. .ncs = 1,
  174. .bi_on = 1,
  175. /* quad = 2, duallite = 1 */
  176. .rtt_nom = 2,
  177. /* quad = 2, duallite = 1 */
  178. .rtt_wr = 2,
  179. .ralat = 5,
  180. .walat = 0,
  181. .mif3_mode = 3,
  182. .rst_to_cke = 0x23,
  183. .sde_to_rst = 0x10,
  184. .refsel = 1, /* Refresh cycles at 32KHz */
  185. .refr = 7, /* 8 refresh commands per refresh cycle */
  186. };
  187. static void ccgr_init(void)
  188. {
  189. struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  190. /* set the default clock gate to save power */
  191. writel(0x00C03F3F, &ccm->CCGR0);
  192. writel(0x0030FC03, &ccm->CCGR1);
  193. writel(0x0FFFC000, &ccm->CCGR2);
  194. writel(0x3FF00000, &ccm->CCGR3);
  195. writel(0x00FFF300, &ccm->CCGR4);
  196. writel(0x0F0000C3, &ccm->CCGR5);
  197. writel(0x000003FF, &ccm->CCGR6);
  198. }
  199. static void gpr_init(void)
  200. {
  201. struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
  202. /* enable AXI cache for VDOA/VPU/IPU */
  203. writel(0xF00000FF, &iomux->gpr[4]);
  204. /* set IPU AXI-id0 Qos=0xf(bypass) AXI-id1 Qos=0x7 */
  205. writel(0x007F007F, &iomux->gpr[6]);
  206. writel(0x007F007F, &iomux->gpr[7]);
  207. }
  208. static void spl_dram_init(void)
  209. {
  210. if (is_cpu_type(MXC_CPU_MX6DL)) {
  211. mt41k128m16jt_125.mem_speed = 800;
  212. mem_qdl.rtt_nom = 1;
  213. mem_qdl.rtt_wr = 1;
  214. mx6sdl_dram_iocfg(64, &mx6sdl_ddr_ioregs, &mx6sdl_grp_ioregs);
  215. mx6_dram_cfg(&mem_qdl, &mx6dl_1g_mmdc_calib, &mt41k128m16jt_125);
  216. } else if (is_cpu_type(MXC_CPU_MX6Q)) {
  217. mt41k128m16jt_125.mem_speed = 1066;
  218. mem_qdl.rtt_nom = 2;
  219. mem_qdl.rtt_wr = 2;
  220. mx6dq_dram_iocfg(64, &mx6dq_ddr_ioregs, &mx6dq_grp_ioregs);
  221. mx6_dram_cfg(&mem_qdl, &mx6q_1g_mmdc_calib, &mt41k128m16jt_125);
  222. }
  223. udelay(100);
  224. }
  225. void board_init_f(ulong dummy)
  226. {
  227. ccgr_init();
  228. /* setup AIPS and disable watchdog */
  229. arch_cpu_init();
  230. gpr_init();
  231. /* iomux */
  232. board_early_init_f();
  233. /* setup GP timer */
  234. timer_init();
  235. /* UART clocks enabled and gd valid - init serial console */
  236. preloader_console_init();
  237. /* DDR initialization */
  238. spl_dram_init();
  239. /* Clear the BSS. */
  240. memset(__bss_start, 0, __bss_end - __bss_start);
  241. /* load/boot image from boot device */
  242. board_init_r(NULL, 0);
  243. }
  244. #endif