tqma6_wru4.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346
  1. /*
  2. * Copyright (C) 2012 Freescale Semiconductor, Inc.
  3. * Author: Fabio Estevam <fabio.estevam@freescale.com>
  4. *
  5. * Copyright (C) 2013, 2014 TQ Systems (ported SabreSD to TQMa6x)
  6. * Author: Markus Niebel <markus.niebel@tq-group.com>
  7. *
  8. * Copyright (C) 2015 Stefan Roese <sr@denx.de>
  9. *
  10. * SPDX-License-Identifier: GPL-2.0+
  11. */
  12. #include <asm/io.h>
  13. #include <asm/arch/clock.h>
  14. #include <asm/arch/mx6-pins.h>
  15. #include <asm/arch/imx-regs.h>
  16. #include <asm/arch/iomux.h>
  17. #include <asm/arch/sys_proto.h>
  18. #include <linux/errno.h>
  19. #include <asm/gpio.h>
  20. #include <asm/imx-common/boot_mode.h>
  21. #include <asm/imx-common/mxc_i2c.h>
  22. #include <common.h>
  23. #include <fsl_esdhc.h>
  24. #include <libfdt.h>
  25. #include <malloc.h>
  26. #include <i2c.h>
  27. #include <micrel.h>
  28. #include <miiphy.h>
  29. #include <mmc.h>
  30. #include <netdev.h>
  31. #include "tqma6_bb.h"
  32. /* UART */
  33. #define UART4_PAD_CTRL ( \
  34. PAD_CTL_HYS | \
  35. PAD_CTL_PUS_100K_UP | \
  36. PAD_CTL_PUE | \
  37. PAD_CTL_PKE | \
  38. PAD_CTL_SPEED_MED | \
  39. PAD_CTL_DSE_40ohm | \
  40. PAD_CTL_SRE_SLOW \
  41. )
  42. static iomux_v3_cfg_t const uart4_pads[] = {
  43. NEW_PAD_CTRL(MX6_PAD_CSI0_DAT17__UART4_CTS_B, UART4_PAD_CTRL),
  44. NEW_PAD_CTRL(MX6_PAD_CSI0_DAT16__UART4_RTS_B, UART4_PAD_CTRL),
  45. NEW_PAD_CTRL(MX6_PAD_CSI0_DAT13__UART4_RX_DATA, UART4_PAD_CTRL),
  46. NEW_PAD_CTRL(MX6_PAD_CSI0_DAT12__UART4_TX_DATA, UART4_PAD_CTRL),
  47. };
  48. static void setup_iomuxc_uart4(void)
  49. {
  50. imx_iomux_v3_setup_multiple_pads(uart4_pads, ARRAY_SIZE(uart4_pads));
  51. }
  52. /* MMC */
  53. #define USDHC2_PAD_CTRL ( \
  54. PAD_CTL_HYS | \
  55. PAD_CTL_PUS_47K_UP | \
  56. PAD_CTL_SPEED_LOW | \
  57. PAD_CTL_DSE_80ohm | \
  58. PAD_CTL_SRE_FAST \
  59. )
  60. #define USDHC2_CLK_PAD_CTRL ( \
  61. PAD_CTL_HYS | \
  62. PAD_CTL_PUS_47K_UP | \
  63. PAD_CTL_SPEED_LOW | \
  64. PAD_CTL_DSE_40ohm | \
  65. PAD_CTL_SRE_FAST \
  66. )
  67. static iomux_v3_cfg_t const usdhc2_pads[] = {
  68. NEW_PAD_CTRL(MX6_PAD_SD2_CLK__SD2_CLK, USDHC2_CLK_PAD_CTRL),
  69. NEW_PAD_CTRL(MX6_PAD_SD2_CMD__SD2_CMD, USDHC2_PAD_CTRL),
  70. NEW_PAD_CTRL(MX6_PAD_SD2_DAT0__SD2_DATA0, USDHC2_PAD_CTRL),
  71. NEW_PAD_CTRL(MX6_PAD_SD2_DAT1__SD2_DATA1, USDHC2_PAD_CTRL),
  72. NEW_PAD_CTRL(MX6_PAD_SD2_DAT2__SD2_DATA2, USDHC2_PAD_CTRL),
  73. NEW_PAD_CTRL(MX6_PAD_SD2_DAT3__SD2_DATA3, USDHC2_PAD_CTRL),
  74. NEW_PAD_CTRL(MX6_PAD_GPIO_4__GPIO1_IO04, USDHC2_PAD_CTRL), /* CD */
  75. NEW_PAD_CTRL(MX6_PAD_GPIO_2__SD2_WP, USDHC2_PAD_CTRL), /* WP */
  76. };
  77. #define USDHC2_CD_GPIO IMX_GPIO_NR(1, 4)
  78. #define USDHC2_WP_GPIO IMX_GPIO_NR(1, 2)
  79. static struct fsl_esdhc_cfg usdhc2_cfg = {
  80. .esdhc_base = USDHC2_BASE_ADDR,
  81. .max_bus_width = 4,
  82. };
  83. int tqma6_bb_board_mmc_getcd(struct mmc *mmc)
  84. {
  85. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  86. int ret = 0;
  87. if (cfg->esdhc_base == USDHC2_BASE_ADDR)
  88. ret = !gpio_get_value(USDHC2_CD_GPIO);
  89. return ret;
  90. }
  91. int tqma6_bb_board_mmc_getwp(struct mmc *mmc)
  92. {
  93. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  94. int ret = 0;
  95. if (cfg->esdhc_base == USDHC2_BASE_ADDR)
  96. ret = gpio_get_value(USDHC2_WP_GPIO);
  97. return ret;
  98. }
  99. int tqma6_bb_board_mmc_init(bd_t *bis)
  100. {
  101. int ret;
  102. imx_iomux_v3_setup_multiple_pads(usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
  103. ret = gpio_request(USDHC2_CD_GPIO, "mmc-cd");
  104. if (!ret)
  105. gpio_direction_input(USDHC2_CD_GPIO);
  106. ret = gpio_request(USDHC2_WP_GPIO, "mmc-wp");
  107. if (!ret)
  108. gpio_direction_input(USDHC2_WP_GPIO);
  109. usdhc2_cfg.sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
  110. if(fsl_esdhc_initialize(bis, &usdhc2_cfg))
  111. puts("WARNING: failed to initialize SD\n");
  112. return 0;
  113. }
  114. /* Ethernet */
  115. #define ENET_PAD_CTRL ( \
  116. PAD_CTL_HYS | \
  117. PAD_CTL_PUS_100K_UP | \
  118. PAD_CTL_PUE | \
  119. PAD_CTL_PKE | \
  120. PAD_CTL_SPEED_MED | \
  121. PAD_CTL_DSE_40ohm | \
  122. PAD_CTL_SRE_SLOW \
  123. )
  124. static iomux_v3_cfg_t const enet_pads[] = {
  125. NEW_PAD_CTRL(MX6_PAD_ENET_MDC__ENET_MDC, ENET_PAD_CTRL),
  126. NEW_PAD_CTRL(MX6_PAD_ENET_MDIO__ENET_MDIO, ENET_PAD_CTRL),
  127. NEW_PAD_CTRL(MX6_PAD_GPIO_16__ENET_REF_CLK, ENET_PAD_CTRL),
  128. NEW_PAD_CTRL(MX6_PAD_ENET_RXD0__ENET_RX_DATA0, ENET_PAD_CTRL),
  129. NEW_PAD_CTRL(MX6_PAD_ENET_RXD1__ENET_RX_DATA1, ENET_PAD_CTRL),
  130. NEW_PAD_CTRL(MX6_PAD_ENET_CRS_DV__ENET_RX_EN, ENET_PAD_CTRL),
  131. NEW_PAD_CTRL(MX6_PAD_ENET_RX_ER__ENET_RX_ER, ENET_PAD_CTRL),
  132. NEW_PAD_CTRL(MX6_PAD_ENET_TXD0__ENET_TX_DATA0, ENET_PAD_CTRL),
  133. NEW_PAD_CTRL(MX6_PAD_ENET_TXD1__ENET_TX_DATA1, ENET_PAD_CTRL),
  134. NEW_PAD_CTRL(MX6_PAD_ENET_TX_EN__ENET_TX_EN, ENET_PAD_CTRL),
  135. NEW_PAD_CTRL(MX6_PAD_GPIO_19__ENET_TX_ER, ENET_PAD_CTRL),
  136. /* ENET1 reset */
  137. NEW_PAD_CTRL(MX6_PAD_GPIO_8__GPIO1_IO08, ENET_PAD_CTRL),
  138. /* ENET1 interrupt */
  139. NEW_PAD_CTRL(MX6_PAD_GPIO_9__GPIO1_IO09, ENET_PAD_CTRL),
  140. };
  141. #define ENET_PHY_RESET_GPIO IMX_GPIO_NR(1, 8)
  142. static void setup_iomuxc_enet(void)
  143. {
  144. int ret;
  145. imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
  146. /* Reset LAN8720 PHY */
  147. ret = gpio_request(ENET_PHY_RESET_GPIO, "phy-reset");
  148. if (!ret)
  149. gpio_direction_output(ENET_PHY_RESET_GPIO , 0);
  150. udelay(25000);
  151. gpio_set_value(ENET_PHY_RESET_GPIO, 1);
  152. }
  153. int board_eth_init(bd_t *bis)
  154. {
  155. return cpu_eth_init(bis);
  156. }
  157. /* GPIO */
  158. #define GPIO_PAD_CTRL ( \
  159. PAD_CTL_HYS | \
  160. PAD_CTL_PUS_100K_UP | \
  161. PAD_CTL_PUE | \
  162. PAD_CTL_SPEED_MED | \
  163. PAD_CTL_DSE_40ohm | \
  164. PAD_CTL_SRE_SLOW \
  165. )
  166. #define GPIO_OD_PAD_CTRL ( \
  167. PAD_CTL_HYS | \
  168. PAD_CTL_PUS_100K_UP | \
  169. PAD_CTL_PUE | \
  170. PAD_CTL_ODE | \
  171. PAD_CTL_SPEED_MED | \
  172. PAD_CTL_DSE_40ohm | \
  173. PAD_CTL_SRE_SLOW \
  174. )
  175. static iomux_v3_cfg_t const gpio_pads[] = {
  176. /* USB_H_PWR */
  177. NEW_PAD_CTRL(MX6_PAD_GPIO_0__GPIO1_IO00, GPIO_PAD_CTRL),
  178. /* USB_OTG_PWR */
  179. NEW_PAD_CTRL(MX6_PAD_EIM_D22__GPIO3_IO22, GPIO_PAD_CTRL),
  180. /* PCIE_RST */
  181. NEW_PAD_CTRL(MX6_PAD_NANDF_CLE__GPIO6_IO07, GPIO_OD_PAD_CTRL),
  182. /* UART1_PWRON */
  183. NEW_PAD_CTRL(MX6_PAD_DISP0_DAT14__GPIO5_IO08, GPIO_PAD_CTRL),
  184. /* UART2_PWRON */
  185. NEW_PAD_CTRL(MX6_PAD_DISP0_DAT16__GPIO5_IO10, GPIO_PAD_CTRL),
  186. /* UART3_PWRON */
  187. NEW_PAD_CTRL(MX6_PAD_DISP0_DAT18__GPIO5_IO12, GPIO_PAD_CTRL),
  188. };
  189. #define GPIO_USB_H_PWR IMX_GPIO_NR(1, 0)
  190. #define GPIO_USB_OTG_PWR IMX_GPIO_NR(3, 22)
  191. #define GPIO_PCIE_RST IMX_GPIO_NR(6, 7)
  192. #define GPIO_UART1_PWRON IMX_GPIO_NR(5, 8)
  193. #define GPIO_UART2_PWRON IMX_GPIO_NR(5, 10)
  194. #define GPIO_UART3_PWRON IMX_GPIO_NR(5, 12)
  195. static void gpio_init(void)
  196. {
  197. int ret;
  198. imx_iomux_v3_setup_multiple_pads(gpio_pads, ARRAY_SIZE(gpio_pads));
  199. ret = gpio_request(GPIO_USB_H_PWR, "usb-h-pwr");
  200. if (!ret)
  201. gpio_direction_output(GPIO_USB_H_PWR, 1);
  202. ret = gpio_request(GPIO_USB_OTG_PWR, "usb-otg-pwr");
  203. if (!ret)
  204. gpio_direction_output(GPIO_USB_OTG_PWR, 1);
  205. ret = gpio_request(GPIO_PCIE_RST, "pcie-reset");
  206. if (!ret)
  207. gpio_direction_output(GPIO_PCIE_RST, 1);
  208. ret = gpio_request(GPIO_UART1_PWRON, "uart1-pwr");
  209. if (!ret)
  210. gpio_direction_output(GPIO_UART1_PWRON, 0);
  211. ret = gpio_request(GPIO_UART2_PWRON, "uart2-pwr");
  212. if (!ret)
  213. gpio_direction_output(GPIO_UART2_PWRON, 0);
  214. ret = gpio_request(GPIO_UART3_PWRON, "uart3-pwr");
  215. if (!ret)
  216. gpio_direction_output(GPIO_UART3_PWRON, 0);
  217. }
  218. void tqma6_iomuxc_spi(void)
  219. {
  220. /* No SPI on this baseboard */
  221. }
  222. int tqma6_bb_board_early_init_f(void)
  223. {
  224. setup_iomuxc_uart4();
  225. return 0;
  226. }
  227. int tqma6_bb_board_init(void)
  228. {
  229. setup_iomuxc_enet();
  230. gpio_init();
  231. /* Turn the UART-couplers on one-after-another */
  232. gpio_set_value(GPIO_UART1_PWRON, 1);
  233. mdelay(10);
  234. gpio_set_value(GPIO_UART2_PWRON, 1);
  235. mdelay(10);
  236. gpio_set_value(GPIO_UART3_PWRON, 1);
  237. return 0;
  238. }
  239. int tqma6_bb_board_late_init(void)
  240. {
  241. return 0;
  242. }
  243. const char *tqma6_bb_get_boardname(void)
  244. {
  245. return "WRU-IV";
  246. }
  247. static const struct boot_mode board_boot_modes[] = {
  248. /* 4 bit bus width */
  249. {"sd2", MAKE_CFGVAL(0x40, 0x28, 0x00, 0x00)},
  250. /* 8 bit bus width */
  251. {"emmc", MAKE_CFGVAL(0x40, 0x28, 0x00, 0x00)},
  252. { NULL, 0 },
  253. };
  254. int misc_init_r(void)
  255. {
  256. add_board_boot_modes(board_boot_modes);
  257. return 0;
  258. }
  259. #define WRU4_USB_H1_PWR IMX_GPIO_NR(1, 0)
  260. #define WRU4_USB_OTG_PWR IMX_GPIO_NR(3, 22)
  261. int board_ehci_hcd_init(int port)
  262. {
  263. int ret;
  264. ret = gpio_request(WRU4_USB_H1_PWR, "usb-h1-pwr");
  265. if (!ret)
  266. gpio_direction_output(WRU4_USB_H1_PWR, 1);
  267. ret = gpio_request(WRU4_USB_OTG_PWR, "usb-OTG-pwr");
  268. if (!ret)
  269. gpio_direction_output(WRU4_USB_OTG_PWR, 1);
  270. return 0;
  271. }
  272. int board_ehci_power(int port, int on)
  273. {
  274. if (port)
  275. gpio_set_value(WRU4_USB_OTG_PWR, on);
  276. else
  277. gpio_set_value(WRU4_USB_H1_PWR, on);
  278. return 0;
  279. }
  280. /*
  281. * Device Tree Support
  282. */
  283. #if defined(CONFIG_OF_BOARD_SETUP) && defined(CONFIG_OF_LIBFDT)
  284. void tqma6_bb_ft_board_setup(void *blob, bd_t *bd)
  285. {
  286. /* TBD */
  287. }
  288. #endif /* defined(CONFIG_OF_BOARD_SETUP) && defined(CONFIG_OF_LIBFDT) */