tqma6_mba6.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369
  1. /*
  2. * Copyright (C) 2012 Freescale Semiconductor, Inc.
  3. * Author: Fabio Estevam <fabio.estevam@freescale.com>
  4. *
  5. * Copyright (C) 2013, 2014 TQ Systems (ported SabreSD to TQMa6x)
  6. * Author: Markus Niebel <markus.niebel@tq-group.com>
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #include <asm/io.h>
  11. #include <asm/arch/clock.h>
  12. #include <asm/arch/mx6-pins.h>
  13. #include <asm/arch/imx-regs.h>
  14. #include <asm/arch/iomux.h>
  15. #include <asm/arch/sys_proto.h>
  16. #include <linux/errno.h>
  17. #include <asm/gpio.h>
  18. #include <asm/imx-common/mxc_i2c.h>
  19. #include <common.h>
  20. #include <fsl_esdhc.h>
  21. #include <libfdt.h>
  22. #include <malloc.h>
  23. #include <i2c.h>
  24. #include <micrel.h>
  25. #include <miiphy.h>
  26. #include <mmc.h>
  27. #include <netdev.h>
  28. #include "tqma6_bb.h"
  29. DECLARE_GLOBAL_DATA_PTR;
  30. #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  31. PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  32. #define USDHC_CLK_PAD_CTRL (PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_LOW | \
  33. PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  34. #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_LOW | \
  35. PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  36. #define GPIO_OUT_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_LOW | \
  37. PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
  38. #define GPIO_IN_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_LOW | \
  39. PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
  40. #define SPI_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  41. PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  42. #define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  43. PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
  44. PAD_CTL_ODE | PAD_CTL_SRE_FAST)
  45. #if defined(CONFIG_MX6Q)
  46. #define IOMUX_SW_PAD_CTRL_GRP_DDR_TYPE_RGMII 0x02e0790
  47. #define IOMUX_SW_PAD_CTRL_GRP_RGMII_TERM 0x02e07ac
  48. #elif defined(CONFIG_MX6S)
  49. #define IOMUX_SW_PAD_CTRL_GRP_DDR_TYPE_RGMII 0x02e0768
  50. #define IOMUX_SW_PAD_CTRL_GRP_RGMII_TERM 0x02e0788
  51. #else
  52. #error "need to define target CPU"
  53. #endif
  54. #define ENET_RX_PAD_CTRL (PAD_CTL_DSE_34ohm)
  55. #define ENET_TX_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_DSE_34ohm)
  56. #define ENET_CLK_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_HIGH | \
  57. PAD_CTL_DSE_34ohm)
  58. #define ENET_MDIO_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  59. PAD_CTL_DSE_60ohm)
  60. /* disable on die termination for RGMII */
  61. #define IOMUX_SW_PAD_CTRL_GRP_RGMII_TERM_DISABLE 0x00000000
  62. /* optimised drive strength for 1.0 .. 1.3 V signal on RGMII */
  63. #define IOMUX_SW_PAD_CTRL_GRP_DDR_TYPE_RGMII_1P2V 0x00080000
  64. /* optimised drive strength for 1.3 .. 2.5 V signal on RGMII */
  65. #define IOMUX_SW_PAD_CTRL_GRP_DDR_TYPE_RGMII_1P5V 0x000C0000
  66. #define ENET_PHY_RESET_GPIO IMX_GPIO_NR(1, 25)
  67. static iomux_v3_cfg_t const mba6_enet_pads[] = {
  68. NEW_PAD_CTRL(MX6_PAD_ENET_MDIO__ENET_MDIO, ENET_MDIO_PAD_CTRL),
  69. NEW_PAD_CTRL(MX6_PAD_ENET_MDC__ENET_MDC, ENET_MDIO_PAD_CTRL),
  70. NEW_PAD_CTRL(MX6_PAD_RGMII_TXC__RGMII_TXC, ENET_TX_PAD_CTRL),
  71. NEW_PAD_CTRL(MX6_PAD_RGMII_TD0__RGMII_TD0, ENET_TX_PAD_CTRL),
  72. NEW_PAD_CTRL(MX6_PAD_RGMII_TD1__RGMII_TD1, ENET_TX_PAD_CTRL),
  73. NEW_PAD_CTRL(MX6_PAD_RGMII_TD2__RGMII_TD2, ENET_TX_PAD_CTRL),
  74. NEW_PAD_CTRL(MX6_PAD_RGMII_TD3__RGMII_TD3, ENET_TX_PAD_CTRL),
  75. NEW_PAD_CTRL(MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL,
  76. ENET_TX_PAD_CTRL),
  77. NEW_PAD_CTRL(MX6_PAD_ENET_REF_CLK__ENET_TX_CLK, ENET_CLK_PAD_CTRL),
  78. /*
  79. * these pins are also used for config strapping by phy
  80. */
  81. NEW_PAD_CTRL(MX6_PAD_RGMII_RD0__RGMII_RD0, ENET_RX_PAD_CTRL),
  82. NEW_PAD_CTRL(MX6_PAD_RGMII_RD1__RGMII_RD1, ENET_RX_PAD_CTRL),
  83. NEW_PAD_CTRL(MX6_PAD_RGMII_RD2__RGMII_RD2, ENET_RX_PAD_CTRL),
  84. NEW_PAD_CTRL(MX6_PAD_RGMII_RD3__RGMII_RD3, ENET_RX_PAD_CTRL),
  85. NEW_PAD_CTRL(MX6_PAD_RGMII_RXC__RGMII_RXC, ENET_RX_PAD_CTRL),
  86. NEW_PAD_CTRL(MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL,
  87. ENET_RX_PAD_CTRL),
  88. /* KSZ9031 PHY Reset */
  89. NEW_PAD_CTRL(MX6_PAD_ENET_CRS_DV__GPIO1_IO25, GPIO_OUT_PAD_CTRL),
  90. };
  91. static void mba6_setup_iomuxc_enet(void)
  92. {
  93. __raw_writel(IOMUX_SW_PAD_CTRL_GRP_RGMII_TERM_DISABLE,
  94. (void *)IOMUX_SW_PAD_CTRL_GRP_RGMII_TERM);
  95. __raw_writel(IOMUX_SW_PAD_CTRL_GRP_DDR_TYPE_RGMII_1P5V,
  96. (void *)IOMUX_SW_PAD_CTRL_GRP_DDR_TYPE_RGMII);
  97. imx_iomux_v3_setup_multiple_pads(mba6_enet_pads,
  98. ARRAY_SIZE(mba6_enet_pads));
  99. /* Reset PHY */
  100. gpio_direction_output(ENET_PHY_RESET_GPIO , 0);
  101. /* Need delay 10ms after power on according to KSZ9031 spec */
  102. udelay(1000 * 10);
  103. gpio_set_value(ENET_PHY_RESET_GPIO, 1);
  104. /*
  105. * KSZ9031 manual: 100 usec wait time after reset before communication
  106. * over MDIO
  107. * BUGBUG: hardware has an RC const that needs > 10 msec from 0->1 on
  108. * reset before the phy sees a high level
  109. */
  110. udelay(200);
  111. }
  112. static iomux_v3_cfg_t const mba6_uart2_pads[] = {
  113. NEW_PAD_CTRL(MX6_PAD_SD4_DAT4__UART2_RX_DATA, UART_PAD_CTRL),
  114. NEW_PAD_CTRL(MX6_PAD_SD4_DAT7__UART2_TX_DATA, UART_PAD_CTRL),
  115. };
  116. static void mba6_setup_iomuxc_uart(void)
  117. {
  118. imx_iomux_v3_setup_multiple_pads(mba6_uart2_pads,
  119. ARRAY_SIZE(mba6_uart2_pads));
  120. }
  121. #define USDHC2_CD_GPIO IMX_GPIO_NR(1, 4)
  122. #define USDHC2_WP_GPIO IMX_GPIO_NR(1, 2)
  123. int tqma6_bb_board_mmc_getcd(struct mmc *mmc)
  124. {
  125. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  126. int ret = 0;
  127. if (cfg->esdhc_base == USDHC2_BASE_ADDR)
  128. ret = !gpio_get_value(USDHC2_CD_GPIO);
  129. return ret;
  130. }
  131. int tqma6_bb_board_mmc_getwp(struct mmc *mmc)
  132. {
  133. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  134. int ret = 0;
  135. if (cfg->esdhc_base == USDHC2_BASE_ADDR)
  136. ret = gpio_get_value(USDHC2_WP_GPIO);
  137. return ret;
  138. }
  139. static struct fsl_esdhc_cfg mba6_usdhc_cfg = {
  140. .esdhc_base = USDHC2_BASE_ADDR,
  141. .max_bus_width = 4,
  142. };
  143. static iomux_v3_cfg_t const mba6_usdhc2_pads[] = {
  144. NEW_PAD_CTRL(MX6_PAD_SD2_CLK__SD2_CLK, USDHC_CLK_PAD_CTRL),
  145. NEW_PAD_CTRL(MX6_PAD_SD2_CMD__SD2_CMD, USDHC_PAD_CTRL),
  146. NEW_PAD_CTRL(MX6_PAD_SD2_DAT0__SD2_DATA0, USDHC_PAD_CTRL),
  147. NEW_PAD_CTRL(MX6_PAD_SD2_DAT1__SD2_DATA1, USDHC_PAD_CTRL),
  148. NEW_PAD_CTRL(MX6_PAD_SD2_DAT2__SD2_DATA2, USDHC_PAD_CTRL),
  149. NEW_PAD_CTRL(MX6_PAD_SD2_DAT3__SD2_DATA3, USDHC_PAD_CTRL),
  150. /* CD */
  151. NEW_PAD_CTRL(MX6_PAD_GPIO_4__GPIO1_IO04, GPIO_IN_PAD_CTRL),
  152. /* WP */
  153. NEW_PAD_CTRL(MX6_PAD_GPIO_2__GPIO1_IO02, GPIO_IN_PAD_CTRL),
  154. };
  155. int tqma6_bb_board_mmc_init(bd_t *bis)
  156. {
  157. imx_iomux_v3_setup_multiple_pads(mba6_usdhc2_pads,
  158. ARRAY_SIZE(mba6_usdhc2_pads));
  159. gpio_direction_input(USDHC2_CD_GPIO);
  160. gpio_direction_input(USDHC2_WP_GPIO);
  161. mba6_usdhc_cfg.sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
  162. if (fsl_esdhc_initialize(bis, &mba6_usdhc_cfg))
  163. puts("Warning: failed to initialize SD\n");
  164. return 0;
  165. }
  166. static struct i2c_pads_info mba6_i2c1_pads = {
  167. /* I2C1: MBa6x */
  168. .scl = {
  169. .i2c_mode = NEW_PAD_CTRL(MX6_PAD_CSI0_DAT9__I2C1_SCL,
  170. I2C_PAD_CTRL),
  171. .gpio_mode = NEW_PAD_CTRL(MX6_PAD_CSI0_DAT9__GPIO5_IO27,
  172. I2C_PAD_CTRL),
  173. .gp = IMX_GPIO_NR(5, 27)
  174. },
  175. .sda = {
  176. .i2c_mode = NEW_PAD_CTRL(MX6_PAD_CSI0_DAT8__I2C1_SDA,
  177. I2C_PAD_CTRL),
  178. .gpio_mode = NEW_PAD_CTRL(MX6_PAD_CSI0_DAT8__GPIO5_IO26,
  179. I2C_PAD_CTRL),
  180. .gp = IMX_GPIO_NR(5, 26)
  181. }
  182. };
  183. static void mba6_setup_i2c(void)
  184. {
  185. int ret;
  186. /*
  187. * use logical index for bus, e.g. I2C1 -> 0
  188. * warn on error
  189. */
  190. ret = setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &mba6_i2c1_pads);
  191. if (ret)
  192. printf("setup I2C1 failed: %d\n", ret);
  193. }
  194. static iomux_v3_cfg_t const mba6_ecspi1_pads[] = {
  195. NEW_PAD_CTRL(MX6_PAD_EIM_D24__GPIO3_IO24, SPI_PAD_CTRL),
  196. NEW_PAD_CTRL(MX6_PAD_EIM_D25__GPIO3_IO25, SPI_PAD_CTRL),
  197. };
  198. static unsigned const mba6_ecspi1_cs[] = {
  199. IMX_GPIO_NR(3, 24),
  200. IMX_GPIO_NR(3, 25),
  201. };
  202. static void mba6_setup_iomuxc_spi(void)
  203. {
  204. unsigned i;
  205. for (i = 0; i < ARRAY_SIZE(mba6_ecspi1_cs); ++i)
  206. gpio_direction_output(mba6_ecspi1_cs[i], 1);
  207. imx_iomux_v3_setup_multiple_pads(mba6_ecspi1_pads,
  208. ARRAY_SIZE(mba6_ecspi1_pads));
  209. }
  210. int board_phy_config(struct phy_device *phydev)
  211. {
  212. /*
  213. * optimized pad skew values depends on CPU variant on the TQMa6x module:
  214. * i.MX6Q/D or i.MX6DL/S
  215. */
  216. #if defined(CONFIG_MX6Q) || defined(CONFIG_MX6Q)
  217. #define MBA6X_KSZ9031_CTRL_SKEW 0x0032
  218. #define MBA6X_KSZ9031_CLK_SKEW 0x03ff
  219. #define MBA6X_KSZ9031_RX_SKEW 0x3333
  220. #define MBA6X_KSZ9031_TX_SKEW 0x2036
  221. #elif defined(CONFIG_MX6DL) || defined(CONFIG_MX6S)
  222. #define MBA6X_KSZ9031_CTRL_SKEW 0x0030
  223. #define MBA6X_KSZ9031_CLK_SKEW 0x03ff
  224. #define MBA6X_KSZ9031_RX_SKEW 0x3333
  225. #define MBA6X_KSZ9031_TX_SKEW 0x2052
  226. #else
  227. #error
  228. #endif
  229. /* min rx/tx ctrl delay */
  230. ksz9031_phy_extended_write(phydev, 2,
  231. MII_KSZ9031_EXT_RGMII_CTRL_SIG_SKEW,
  232. MII_KSZ9031_MOD_DATA_NO_POST_INC,
  233. MBA6X_KSZ9031_CTRL_SKEW);
  234. /* min rx delay */
  235. ksz9031_phy_extended_write(phydev, 2,
  236. MII_KSZ9031_EXT_RGMII_RX_DATA_SKEW,
  237. MII_KSZ9031_MOD_DATA_NO_POST_INC,
  238. MBA6X_KSZ9031_RX_SKEW);
  239. /* max tx delay */
  240. ksz9031_phy_extended_write(phydev, 2,
  241. MII_KSZ9031_EXT_RGMII_TX_DATA_SKEW,
  242. MII_KSZ9031_MOD_DATA_NO_POST_INC,
  243. MBA6X_KSZ9031_TX_SKEW);
  244. /* rx/tx clk skew */
  245. ksz9031_phy_extended_write(phydev, 2,
  246. MII_KSZ9031_EXT_RGMII_CLOCK_SKEW,
  247. MII_KSZ9031_MOD_DATA_NO_POST_INC,
  248. MBA6X_KSZ9031_CLK_SKEW);
  249. phydev->drv->config(phydev);
  250. return 0;
  251. }
  252. int board_eth_init(bd_t *bis)
  253. {
  254. uint32_t base = IMX_FEC_BASE;
  255. struct mii_dev *bus = NULL;
  256. struct phy_device *phydev = NULL;
  257. int ret;
  258. bus = fec_get_miibus(base, -1);
  259. if (!bus)
  260. return -EINVAL;
  261. /* scan phy */
  262. phydev = phy_find_by_mask(bus, (0xf << CONFIG_FEC_MXC_PHYADDR),
  263. PHY_INTERFACE_MODE_RGMII);
  264. if (!phydev) {
  265. ret = -EINVAL;
  266. goto free_bus;
  267. }
  268. ret = fec_probe(bis, -1, base, bus, phydev);
  269. if (ret)
  270. goto free_phydev;
  271. return 0;
  272. free_phydev:
  273. free(phydev);
  274. free_bus:
  275. free(bus);
  276. return ret;
  277. }
  278. int tqma6_bb_board_early_init_f(void)
  279. {
  280. mba6_setup_iomuxc_uart();
  281. return 0;
  282. }
  283. int tqma6_bb_board_init(void)
  284. {
  285. mba6_setup_i2c();
  286. mba6_setup_iomuxc_spi();
  287. /* do it here - to have reset completed */
  288. mba6_setup_iomuxc_enet();
  289. return 0;
  290. }
  291. int tqma6_bb_board_late_init(void)
  292. {
  293. return 0;
  294. }
  295. const char *tqma6_bb_get_boardname(void)
  296. {
  297. return "MBa6x";
  298. }
  299. /*
  300. * Device Tree Support
  301. */
  302. #if defined(CONFIG_OF_BOARD_SETUP) && defined(CONFIG_OF_LIBFDT)
  303. void tqma6_bb_ft_board_setup(void *blob, bd_t *bd)
  304. {
  305. /* TBD */
  306. }
  307. #endif /* defined(CONFIG_OF_BOARD_SETUP) && defined(CONFIG_OF_LIBFDT) */