tqma6.c 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280
  1. /*
  2. * Copyright (C) 2012 Freescale Semiconductor, Inc.
  3. * Author: Fabio Estevam <fabio.estevam@freescale.com>
  4. *
  5. * Copyright (C) 2013, 2014 TQ Systems (ported SabreSD to TQMa6x)
  6. * Author: Markus Niebel <markus.niebel@tq-group.com>
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #include <asm/arch/clock.h>
  11. #include <asm/arch/mx6-pins.h>
  12. #include <asm/arch/imx-regs.h>
  13. #include <asm/arch/iomux.h>
  14. #include <asm/arch/sys_proto.h>
  15. #include <linux/errno.h>
  16. #include <asm/gpio.h>
  17. #include <asm/io.h>
  18. #include <asm/imx-common/mxc_i2c.h>
  19. #include <asm/imx-common/spi.h>
  20. #include <common.h>
  21. #include <fsl_esdhc.h>
  22. #include <libfdt.h>
  23. #include <i2c.h>
  24. #include <mmc.h>
  25. #include <power/pfuze100_pmic.h>
  26. #include <power/pmic.h>
  27. #include <spi_flash.h>
  28. #include "tqma6_bb.h"
  29. DECLARE_GLOBAL_DATA_PTR;
  30. #define USDHC_CLK_PAD_CTRL (PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_LOW | \
  31. PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  32. #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_LOW | \
  33. PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  34. #define GPIO_OUT_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_LOW | \
  35. PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
  36. #define GPIO_IN_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_LOW | \
  37. PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
  38. #define SPI_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  39. PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  40. #define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  41. PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
  42. PAD_CTL_ODE | PAD_CTL_SRE_FAST)
  43. int dram_init(void)
  44. {
  45. gd->ram_size = imx_ddr_size();
  46. return 0;
  47. }
  48. static const uint16_t tqma6_emmc_dsr = 0x0100;
  49. /* eMMC on USDHCI3 always present */
  50. static iomux_v3_cfg_t const tqma6_usdhc3_pads[] = {
  51. NEW_PAD_CTRL(MX6_PAD_SD3_CLK__SD3_CLK, USDHC_PAD_CTRL),
  52. NEW_PAD_CTRL(MX6_PAD_SD3_CMD__SD3_CMD, USDHC_PAD_CTRL),
  53. NEW_PAD_CTRL(MX6_PAD_SD3_DAT0__SD3_DATA0, USDHC_PAD_CTRL),
  54. NEW_PAD_CTRL(MX6_PAD_SD3_DAT1__SD3_DATA1, USDHC_PAD_CTRL),
  55. NEW_PAD_CTRL(MX6_PAD_SD3_DAT2__SD3_DATA2, USDHC_PAD_CTRL),
  56. NEW_PAD_CTRL(MX6_PAD_SD3_DAT3__SD3_DATA3, USDHC_PAD_CTRL),
  57. NEW_PAD_CTRL(MX6_PAD_SD3_DAT4__SD3_DATA4, USDHC_PAD_CTRL),
  58. NEW_PAD_CTRL(MX6_PAD_SD3_DAT5__SD3_DATA5, USDHC_PAD_CTRL),
  59. NEW_PAD_CTRL(MX6_PAD_SD3_DAT6__SD3_DATA6, USDHC_PAD_CTRL),
  60. NEW_PAD_CTRL(MX6_PAD_SD3_DAT7__SD3_DATA7, USDHC_PAD_CTRL),
  61. /* eMMC reset */
  62. NEW_PAD_CTRL(MX6_PAD_SD3_RST__SD3_RESET, GPIO_OUT_PAD_CTRL),
  63. };
  64. /*
  65. * According to board_mmc_init() the following map is done:
  66. * (U-Boot device node) (Physical Port)
  67. * mmc0 eMMC (SD3) on TQMa6
  68. * mmc1 .. n optional slots used on baseboard
  69. */
  70. struct fsl_esdhc_cfg tqma6_usdhc_cfg = {
  71. .esdhc_base = USDHC3_BASE_ADDR,
  72. .max_bus_width = 8,
  73. };
  74. int board_mmc_getcd(struct mmc *mmc)
  75. {
  76. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  77. int ret = 0;
  78. if (cfg->esdhc_base == USDHC3_BASE_ADDR)
  79. /* eMMC/uSDHC3 is always present */
  80. ret = 1;
  81. else
  82. ret = tqma6_bb_board_mmc_getcd(mmc);
  83. return ret;
  84. }
  85. int board_mmc_getwp(struct mmc *mmc)
  86. {
  87. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  88. int ret = 0;
  89. if (cfg->esdhc_base == USDHC3_BASE_ADDR)
  90. /* eMMC/uSDHC3 is always present */
  91. ret = 0;
  92. else
  93. ret = tqma6_bb_board_mmc_getwp(mmc);
  94. return ret;
  95. }
  96. int board_mmc_init(bd_t *bis)
  97. {
  98. imx_iomux_v3_setup_multiple_pads(tqma6_usdhc3_pads,
  99. ARRAY_SIZE(tqma6_usdhc3_pads));
  100. tqma6_usdhc_cfg.sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
  101. if (fsl_esdhc_initialize(bis, &tqma6_usdhc_cfg)) {
  102. puts("Warning: failed to initialize eMMC dev\n");
  103. } else {
  104. struct mmc *mmc = find_mmc_device(0);
  105. if (mmc)
  106. mmc_set_dsr(mmc, tqma6_emmc_dsr);
  107. }
  108. tqma6_bb_board_mmc_init(bis);
  109. return 0;
  110. }
  111. static iomux_v3_cfg_t const tqma6_ecspi1_pads[] = {
  112. /* SS1 */
  113. NEW_PAD_CTRL(MX6_PAD_EIM_D19__GPIO3_IO19, SPI_PAD_CTRL),
  114. NEW_PAD_CTRL(MX6_PAD_EIM_D16__ECSPI1_SCLK, SPI_PAD_CTRL),
  115. NEW_PAD_CTRL(MX6_PAD_EIM_D17__ECSPI1_MISO, SPI_PAD_CTRL),
  116. NEW_PAD_CTRL(MX6_PAD_EIM_D18__ECSPI1_MOSI, SPI_PAD_CTRL),
  117. };
  118. #define TQMA6_SF_CS_GPIO IMX_GPIO_NR(3, 19)
  119. static unsigned const tqma6_ecspi1_cs[] = {
  120. TQMA6_SF_CS_GPIO,
  121. };
  122. __weak void tqma6_iomuxc_spi(void)
  123. {
  124. unsigned i;
  125. for (i = 0; i < ARRAY_SIZE(tqma6_ecspi1_cs); ++i)
  126. gpio_direction_output(tqma6_ecspi1_cs[i], 1);
  127. imx_iomux_v3_setup_multiple_pads(tqma6_ecspi1_pads,
  128. ARRAY_SIZE(tqma6_ecspi1_pads));
  129. }
  130. int board_spi_cs_gpio(unsigned bus, unsigned cs)
  131. {
  132. return ((bus == CONFIG_SF_DEFAULT_BUS) &&
  133. (cs == CONFIG_SF_DEFAULT_CS)) ? TQMA6_SF_CS_GPIO : -1;
  134. }
  135. static struct i2c_pads_info tqma6_i2c3_pads = {
  136. /* I2C3: on board LM75, M24C64, */
  137. .scl = {
  138. .i2c_mode = NEW_PAD_CTRL(MX6_PAD_GPIO_5__I2C3_SCL,
  139. I2C_PAD_CTRL),
  140. .gpio_mode = NEW_PAD_CTRL(MX6_PAD_GPIO_5__GPIO1_IO05,
  141. I2C_PAD_CTRL),
  142. .gp = IMX_GPIO_NR(1, 5)
  143. },
  144. .sda = {
  145. .i2c_mode = NEW_PAD_CTRL(MX6_PAD_GPIO_6__I2C3_SDA,
  146. I2C_PAD_CTRL),
  147. .gpio_mode = NEW_PAD_CTRL(MX6_PAD_GPIO_6__GPIO1_IO06,
  148. I2C_PAD_CTRL),
  149. .gp = IMX_GPIO_NR(1, 6)
  150. }
  151. };
  152. static void tqma6_setup_i2c(void)
  153. {
  154. int ret;
  155. /*
  156. * use logical index for bus, e.g. I2C1 -> 0
  157. * warn on error
  158. */
  159. ret = setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &tqma6_i2c3_pads);
  160. if (ret)
  161. printf("setup I2C3 failed: %d\n", ret);
  162. }
  163. int board_early_init_f(void)
  164. {
  165. return tqma6_bb_board_early_init_f();
  166. }
  167. int board_init(void)
  168. {
  169. /* address of boot parameters */
  170. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  171. tqma6_iomuxc_spi();
  172. tqma6_setup_i2c();
  173. tqma6_bb_board_init();
  174. return 0;
  175. }
  176. static const char *tqma6_get_boardname(void)
  177. {
  178. u32 cpurev = get_cpu_rev();
  179. switch ((cpurev & 0xFF000) >> 12) {
  180. case MXC_CPU_MX6SOLO:
  181. return "TQMa6S";
  182. break;
  183. case MXC_CPU_MX6DL:
  184. return "TQMa6DL";
  185. break;
  186. case MXC_CPU_MX6D:
  187. return "TQMa6D";
  188. break;
  189. case MXC_CPU_MX6Q:
  190. return "TQMa6Q";
  191. break;
  192. default:
  193. return "??";
  194. };
  195. }
  196. int board_late_init(void)
  197. {
  198. struct pmic *p;
  199. u32 reg;
  200. setenv("board_name", tqma6_get_boardname());
  201. /*
  202. * configure PFUZE100 PMIC:
  203. * TODO: should go to power_init_board if bus switching is
  204. * fixed in generic power code
  205. */
  206. power_pfuze100_init(TQMA6_PFUZE100_I2C_BUS);
  207. p = pmic_get("PFUZE100");
  208. if (p && !pmic_probe(p)) {
  209. pmic_reg_read(p, PFUZE100_DEVICEID, &reg);
  210. printf("PMIC: PFUZE100 ID=0x%02x\n", reg);
  211. }
  212. tqma6_bb_board_late_init();
  213. return 0;
  214. }
  215. int checkboard(void)
  216. {
  217. printf("Board: %s on a %s\n", tqma6_get_boardname(),
  218. tqma6_bb_get_boardname());
  219. return 0;
  220. }
  221. /*
  222. * Device Tree Support
  223. */
  224. #if defined(CONFIG_OF_BOARD_SETUP) && defined(CONFIG_OF_LIBFDT)
  225. int ft_board_setup(void *blob, bd_t *bd)
  226. {
  227. /* bring in eMMC dsr settings */
  228. do_fixup_by_path_u32(blob,
  229. "/soc/aips-bus@02100000/usdhc@02198000",
  230. "dsr", tqma6_emmc_dsr, 2);
  231. tqma6_bb_ft_board_setup(blob, bd);
  232. return 0;
  233. }
  234. #endif /* defined(CONFIG_OF_BOARD_SETUP) && defined(CONFIG_OF_LIBFDT) */