board.c 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309
  1. /*
  2. * Keystone : Board initialization
  3. *
  4. * (C) Copyright 2014
  5. * Texas Instruments Incorporated, <www.ti.com>
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <common.h>
  10. #include "board.h"
  11. #include <spl.h>
  12. #include <exports.h>
  13. #include <fdt_support.h>
  14. #include <asm/arch/ddr3.h>
  15. #include <asm/arch/psc_defs.h>
  16. #include <asm/arch/clock.h>
  17. #include <asm/ti-common/ti-aemif.h>
  18. #include <asm/ti-common/ti-gpmc.h>
  19. #include <asm/ti-common/keystone_net.h>
  20. DECLARE_GLOBAL_DATA_PTR;
  21. #if defined(CONFIG_TI_GPMC)
  22. static struct ti_gpmc_config gpmc_config = {
  23. .config1 = M_NAND_GPMC_CONFIG1,
  24. .config2 = M_NAND_GPMC_CONFIG2,
  25. .config3 = M_NAND_GPMC_CONFIG3,
  26. .config4 = M_NAND_GPMC_CONFIG4,
  27. .config5 = M_NAND_GPMC_CONFIG5,
  28. .config6 = M_NAND_GPMC_CONFIG6,
  29. };
  30. #endif
  31. #if defined(CONFIG_TI_AEMIF)
  32. static struct aemif_config aemif_configs[] = {
  33. { /* CS0 */
  34. .mode = AEMIF_MODE_NAND,
  35. .wr_setup = 0xf,
  36. .wr_strobe = 0x3f,
  37. .wr_hold = 7,
  38. .rd_setup = 0xf,
  39. .rd_strobe = 0x3f,
  40. .rd_hold = 7,
  41. .turn_around = 3,
  42. .width = AEMIF_WIDTH_8,
  43. },
  44. };
  45. #endif
  46. int dram_init(void)
  47. {
  48. u32 ddr3_size;
  49. ddr3_size = ddr3_init();
  50. gd->ram_size = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE,
  51. CONFIG_MAX_RAM_BANK_SIZE);
  52. #if defined(CONFIG_TI_AEMIF)
  53. if (!board_is_k2g_ice())
  54. aemif_init(ARRAY_SIZE(aemif_configs), aemif_configs);
  55. #endif
  56. if (!board_is_k2g_ice()) {
  57. if (ddr3_size)
  58. ddr3_init_ecc(KS2_DDR3A_EMIF_CTRL_BASE, ddr3_size);
  59. else
  60. ddr3_init_ecc(KS2_DDR3A_EMIF_CTRL_BASE,
  61. gd->ram_size >> 30);
  62. }
  63. return 0;
  64. }
  65. int board_init(void)
  66. {
  67. gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
  68. #if defined(CONFIG_TI_GPMC)
  69. ti_gpmc_init(&gpmc_config);
  70. #endif
  71. #if defined(CONFIG_TI_AEMIF)
  72. aemif_init(ARRAY_SIZE(aemif_configs), aemif_configs);
  73. #endif
  74. return 0;
  75. }
  76. #ifdef CONFIG_DRIVER_TI_KEYSTONE_NET
  77. #ifndef CONFIG_DM_ETH
  78. int get_eth_env_param(char *env_name)
  79. {
  80. char *env;
  81. int res = -1;
  82. env = getenv(env_name);
  83. if (env)
  84. res = simple_strtol(env, NULL, 0);
  85. return res;
  86. }
  87. int board_eth_init(bd_t *bis)
  88. {
  89. int j;
  90. int res;
  91. int port_num;
  92. char link_type_name[32];
  93. if (cpu_is_k2g())
  94. writel(KS2_ETHERNET_RGMII, KS2_ETHERNET_CFG);
  95. /* By default, select PA PLL clock as PA clock source */
  96. #ifndef CONFIG_SOC_K2G
  97. if (psc_enable_module(KS2_LPSC_PA))
  98. return -1;
  99. #endif
  100. if (psc_enable_module(KS2_LPSC_CPGMAC))
  101. return -1;
  102. if (psc_enable_module(KS2_LPSC_CRYPTO))
  103. return -1;
  104. if (cpu_is_k2e() || cpu_is_k2l())
  105. pll_pa_clk_sel();
  106. port_num = get_num_eth_ports();
  107. for (j = 0; j < port_num; j++) {
  108. sprintf(link_type_name, "sgmii%d_link_type", j);
  109. res = get_eth_env_param(link_type_name);
  110. if (res >= 0)
  111. eth_priv_cfg[j].sgmii_link_type = res;
  112. keystone2_emac_initialize(&eth_priv_cfg[j]);
  113. }
  114. return 0;
  115. }
  116. #endif
  117. #endif
  118. #ifdef CONFIG_SPL_BUILD
  119. void spl_board_init(void)
  120. {
  121. spl_init_keystone_plls();
  122. preloader_console_init();
  123. }
  124. u32 spl_boot_device(void)
  125. {
  126. #if defined(CONFIG_SPL_SPI_LOAD)
  127. return BOOT_DEVICE_SPI;
  128. #else
  129. puts("Unknown boot device\n");
  130. hang();
  131. #endif
  132. }
  133. #endif
  134. #ifdef CONFIG_OF_BOARD_SETUP
  135. int ft_board_setup(void *blob, bd_t *bd)
  136. {
  137. int lpae;
  138. char *env;
  139. char *endp;
  140. int nbanks;
  141. u64 size[2];
  142. u64 start[2];
  143. int nodeoffset;
  144. u32 ddr3a_size;
  145. int unitrd_fixup = 0;
  146. env = getenv("mem_lpae");
  147. lpae = env && simple_strtol(env, NULL, 0);
  148. env = getenv("uinitrd_fixup");
  149. unitrd_fixup = env && simple_strtol(env, NULL, 0);
  150. ddr3a_size = 0;
  151. if (lpae) {
  152. ddr3a_size = ddr3_get_size();
  153. if ((ddr3a_size != 8) && (ddr3a_size != 4))
  154. ddr3a_size = 0;
  155. }
  156. nbanks = 1;
  157. start[0] = bd->bi_dram[0].start;
  158. size[0] = bd->bi_dram[0].size;
  159. /* adjust memory start address for LPAE */
  160. if (lpae) {
  161. start[0] -= CONFIG_SYS_SDRAM_BASE;
  162. start[0] += CONFIG_SYS_LPAE_SDRAM_BASE;
  163. }
  164. if ((size[0] == 0x80000000) && (ddr3a_size != 0)) {
  165. size[1] = ((u64)ddr3a_size - 2) << 30;
  166. start[1] = 0x880000000;
  167. nbanks++;
  168. }
  169. /* reserve memory at start of bank */
  170. env = getenv("mem_reserve_head");
  171. if (env) {
  172. start[0] += ustrtoul(env, &endp, 0);
  173. size[0] -= ustrtoul(env, &endp, 0);
  174. }
  175. env = getenv("mem_reserve");
  176. if (env)
  177. size[0] -= ustrtoul(env, &endp, 0);
  178. fdt_fixup_memory_banks(blob, start, size, nbanks);
  179. /* Fix up the initrd */
  180. if (lpae && unitrd_fixup) {
  181. int err;
  182. u32 *prop1, *prop2;
  183. u64 initrd_start, initrd_end;
  184. nodeoffset = fdt_path_offset(blob, "/chosen");
  185. if (nodeoffset >= 0) {
  186. prop1 = (u32 *)fdt_getprop(blob, nodeoffset,
  187. "linux,initrd-start", NULL);
  188. prop2 = (u32 *)fdt_getprop(blob, nodeoffset,
  189. "linux,initrd-end", NULL);
  190. if (prop1 && prop2) {
  191. initrd_start = __be32_to_cpu(*prop1);
  192. initrd_start -= CONFIG_SYS_SDRAM_BASE;
  193. initrd_start += CONFIG_SYS_LPAE_SDRAM_BASE;
  194. initrd_start = __cpu_to_be64(initrd_start);
  195. initrd_end = __be32_to_cpu(*prop2);
  196. initrd_end -= CONFIG_SYS_SDRAM_BASE;
  197. initrd_end += CONFIG_SYS_LPAE_SDRAM_BASE;
  198. initrd_end = __cpu_to_be64(initrd_end);
  199. err = fdt_delprop(blob, nodeoffset,
  200. "linux,initrd-start");
  201. if (err < 0)
  202. puts("error deleting initrd-start\n");
  203. err = fdt_delprop(blob, nodeoffset,
  204. "linux,initrd-end");
  205. if (err < 0)
  206. puts("error deleting initrd-end\n");
  207. err = fdt_setprop(blob, nodeoffset,
  208. "linux,initrd-start",
  209. &initrd_start,
  210. sizeof(initrd_start));
  211. if (err < 0)
  212. puts("error adding initrd-start\n");
  213. err = fdt_setprop(blob, nodeoffset,
  214. "linux,initrd-end",
  215. &initrd_end,
  216. sizeof(initrd_end));
  217. if (err < 0)
  218. puts("error adding linux,initrd-end\n");
  219. }
  220. }
  221. }
  222. return 0;
  223. }
  224. void ft_board_setup_ex(void *blob, bd_t *bd)
  225. {
  226. int lpae;
  227. u64 size;
  228. char *env;
  229. u64 *reserve_start;
  230. env = getenv("mem_lpae");
  231. lpae = env && simple_strtol(env, NULL, 0);
  232. if (lpae) {
  233. /*
  234. * the initrd and other reserved memory areas are
  235. * embedded in in the DTB itslef. fix up these addresses
  236. * to 36 bit format
  237. */
  238. reserve_start = (u64 *)((char *)blob +
  239. fdt_off_mem_rsvmap(blob));
  240. while (1) {
  241. *reserve_start = __cpu_to_be64(*reserve_start);
  242. size = __cpu_to_be64(*(reserve_start + 1));
  243. if (size) {
  244. *reserve_start -= CONFIG_SYS_SDRAM_BASE;
  245. *reserve_start +=
  246. CONFIG_SYS_LPAE_SDRAM_BASE;
  247. *reserve_start =
  248. __cpu_to_be64(*reserve_start);
  249. } else {
  250. break;
  251. }
  252. reserve_start += 2;
  253. }
  254. }
  255. ddr3_check_ecc_int(KS2_DDR3A_EMIF_CTRL_BASE);
  256. }
  257. #endif /* CONFIG_OF_BOARD_SETUP */
  258. #if defined(CONFIG_DTB_RESELECT)
  259. int __weak embedded_dtb_select(void)
  260. {
  261. return 0;
  262. }
  263. #endif