123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309 |
- /*
- * Keystone : Board initialization
- *
- * (C) Copyright 2014
- * Texas Instruments Incorporated, <www.ti.com>
- *
- * SPDX-License-Identifier: GPL-2.0+
- */
- #include <common.h>
- #include "board.h"
- #include <spl.h>
- #include <exports.h>
- #include <fdt_support.h>
- #include <asm/arch/ddr3.h>
- #include <asm/arch/psc_defs.h>
- #include <asm/arch/clock.h>
- #include <asm/ti-common/ti-aemif.h>
- #include <asm/ti-common/ti-gpmc.h>
- #include <asm/ti-common/keystone_net.h>
- DECLARE_GLOBAL_DATA_PTR;
- #if defined(CONFIG_TI_GPMC)
- static struct ti_gpmc_config gpmc_config = {
- .config1 = M_NAND_GPMC_CONFIG1,
- .config2 = M_NAND_GPMC_CONFIG2,
- .config3 = M_NAND_GPMC_CONFIG3,
- .config4 = M_NAND_GPMC_CONFIG4,
- .config5 = M_NAND_GPMC_CONFIG5,
- .config6 = M_NAND_GPMC_CONFIG6,
- };
- #endif
- #if defined(CONFIG_TI_AEMIF)
- static struct aemif_config aemif_configs[] = {
- { /* CS0 */
- .mode = AEMIF_MODE_NAND,
- .wr_setup = 0xf,
- .wr_strobe = 0x3f,
- .wr_hold = 7,
- .rd_setup = 0xf,
- .rd_strobe = 0x3f,
- .rd_hold = 7,
- .turn_around = 3,
- .width = AEMIF_WIDTH_8,
- },
- };
- #endif
- int dram_init(void)
- {
- u32 ddr3_size;
- ddr3_size = ddr3_init();
- gd->ram_size = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE,
- CONFIG_MAX_RAM_BANK_SIZE);
- #if defined(CONFIG_TI_AEMIF)
- if (!board_is_k2g_ice())
- aemif_init(ARRAY_SIZE(aemif_configs), aemif_configs);
- #endif
- if (!board_is_k2g_ice()) {
- if (ddr3_size)
- ddr3_init_ecc(KS2_DDR3A_EMIF_CTRL_BASE, ddr3_size);
- else
- ddr3_init_ecc(KS2_DDR3A_EMIF_CTRL_BASE,
- gd->ram_size >> 30);
- }
- return 0;
- }
- int board_init(void)
- {
- gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
- #if defined(CONFIG_TI_GPMC)
- ti_gpmc_init(&gpmc_config);
- #endif
- #if defined(CONFIG_TI_AEMIF)
- aemif_init(ARRAY_SIZE(aemif_configs), aemif_configs);
- #endif
- return 0;
- }
- #ifdef CONFIG_DRIVER_TI_KEYSTONE_NET
- #ifndef CONFIG_DM_ETH
- int get_eth_env_param(char *env_name)
- {
- char *env;
- int res = -1;
- env = getenv(env_name);
- if (env)
- res = simple_strtol(env, NULL, 0);
- return res;
- }
- int board_eth_init(bd_t *bis)
- {
- int j;
- int res;
- int port_num;
- char link_type_name[32];
- if (cpu_is_k2g())
- writel(KS2_ETHERNET_RGMII, KS2_ETHERNET_CFG);
- /* By default, select PA PLL clock as PA clock source */
- #ifndef CONFIG_SOC_K2G
- if (psc_enable_module(KS2_LPSC_PA))
- return -1;
- #endif
- if (psc_enable_module(KS2_LPSC_CPGMAC))
- return -1;
- if (psc_enable_module(KS2_LPSC_CRYPTO))
- return -1;
- if (cpu_is_k2e() || cpu_is_k2l())
- pll_pa_clk_sel();
- port_num = get_num_eth_ports();
- for (j = 0; j < port_num; j++) {
- sprintf(link_type_name, "sgmii%d_link_type", j);
- res = get_eth_env_param(link_type_name);
- if (res >= 0)
- eth_priv_cfg[j].sgmii_link_type = res;
- keystone2_emac_initialize(ð_priv_cfg[j]);
- }
- return 0;
- }
- #endif
- #endif
- #ifdef CONFIG_SPL_BUILD
- void spl_board_init(void)
- {
- spl_init_keystone_plls();
- preloader_console_init();
- }
- u32 spl_boot_device(void)
- {
- #if defined(CONFIG_SPL_SPI_LOAD)
- return BOOT_DEVICE_SPI;
- #else
- puts("Unknown boot device\n");
- hang();
- #endif
- }
- #endif
- #ifdef CONFIG_OF_BOARD_SETUP
- int ft_board_setup(void *blob, bd_t *bd)
- {
- int lpae;
- char *env;
- char *endp;
- int nbanks;
- u64 size[2];
- u64 start[2];
- int nodeoffset;
- u32 ddr3a_size;
- int unitrd_fixup = 0;
- env = getenv("mem_lpae");
- lpae = env && simple_strtol(env, NULL, 0);
- env = getenv("uinitrd_fixup");
- unitrd_fixup = env && simple_strtol(env, NULL, 0);
- ddr3a_size = 0;
- if (lpae) {
- ddr3a_size = ddr3_get_size();
- if ((ddr3a_size != 8) && (ddr3a_size != 4))
- ddr3a_size = 0;
- }
- nbanks = 1;
- start[0] = bd->bi_dram[0].start;
- size[0] = bd->bi_dram[0].size;
- /* adjust memory start address for LPAE */
- if (lpae) {
- start[0] -= CONFIG_SYS_SDRAM_BASE;
- start[0] += CONFIG_SYS_LPAE_SDRAM_BASE;
- }
- if ((size[0] == 0x80000000) && (ddr3a_size != 0)) {
- size[1] = ((u64)ddr3a_size - 2) << 30;
- start[1] = 0x880000000;
- nbanks++;
- }
- /* reserve memory at start of bank */
- env = getenv("mem_reserve_head");
- if (env) {
- start[0] += ustrtoul(env, &endp, 0);
- size[0] -= ustrtoul(env, &endp, 0);
- }
- env = getenv("mem_reserve");
- if (env)
- size[0] -= ustrtoul(env, &endp, 0);
- fdt_fixup_memory_banks(blob, start, size, nbanks);
- /* Fix up the initrd */
- if (lpae && unitrd_fixup) {
- int err;
- u32 *prop1, *prop2;
- u64 initrd_start, initrd_end;
- nodeoffset = fdt_path_offset(blob, "/chosen");
- if (nodeoffset >= 0) {
- prop1 = (u32 *)fdt_getprop(blob, nodeoffset,
- "linux,initrd-start", NULL);
- prop2 = (u32 *)fdt_getprop(blob, nodeoffset,
- "linux,initrd-end", NULL);
- if (prop1 && prop2) {
- initrd_start = __be32_to_cpu(*prop1);
- initrd_start -= CONFIG_SYS_SDRAM_BASE;
- initrd_start += CONFIG_SYS_LPAE_SDRAM_BASE;
- initrd_start = __cpu_to_be64(initrd_start);
- initrd_end = __be32_to_cpu(*prop2);
- initrd_end -= CONFIG_SYS_SDRAM_BASE;
- initrd_end += CONFIG_SYS_LPAE_SDRAM_BASE;
- initrd_end = __cpu_to_be64(initrd_end);
- err = fdt_delprop(blob, nodeoffset,
- "linux,initrd-start");
- if (err < 0)
- puts("error deleting initrd-start\n");
- err = fdt_delprop(blob, nodeoffset,
- "linux,initrd-end");
- if (err < 0)
- puts("error deleting initrd-end\n");
- err = fdt_setprop(blob, nodeoffset,
- "linux,initrd-start",
- &initrd_start,
- sizeof(initrd_start));
- if (err < 0)
- puts("error adding initrd-start\n");
- err = fdt_setprop(blob, nodeoffset,
- "linux,initrd-end",
- &initrd_end,
- sizeof(initrd_end));
- if (err < 0)
- puts("error adding linux,initrd-end\n");
- }
- }
- }
- return 0;
- }
- void ft_board_setup_ex(void *blob, bd_t *bd)
- {
- int lpae;
- u64 size;
- char *env;
- u64 *reserve_start;
- env = getenv("mem_lpae");
- lpae = env && simple_strtol(env, NULL, 0);
- if (lpae) {
- /*
- * the initrd and other reserved memory areas are
- * embedded in in the DTB itslef. fix up these addresses
- * to 36 bit format
- */
- reserve_start = (u64 *)((char *)blob +
- fdt_off_mem_rsvmap(blob));
- while (1) {
- *reserve_start = __cpu_to_be64(*reserve_start);
- size = __cpu_to_be64(*(reserve_start + 1));
- if (size) {
- *reserve_start -= CONFIG_SYS_SDRAM_BASE;
- *reserve_start +=
- CONFIG_SYS_LPAE_SDRAM_BASE;
- *reserve_start =
- __cpu_to_be64(*reserve_start);
- } else {
- break;
- }
- reserve_start += 2;
- }
- }
- ddr3_check_ecc_int(KS2_DDR3A_EMIF_CTRL_BASE);
- }
- #endif /* CONFIG_OF_BOARD_SETUP */
- #if defined(CONFIG_DTB_RESELECT)
- int __weak embedded_dtb_select(void)
- {
- return 0;
- }
- #endif
|