ddr.c 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132
  1. /*
  2. * Copyright 2008 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0
  5. */
  6. #include <common.h>
  7. #include <i2c.h>
  8. #include <fsl_ddr_sdram.h>
  9. #include <fsl_ddr_dimm_params.h>
  10. void fsl_ddr_board_options(memctl_options_t *popts,
  11. dimm_params_t *pdimm,
  12. unsigned int ctrl_num)
  13. {
  14. /*
  15. * Factors to consider for clock adjust:
  16. * - number of chips on bus
  17. * - position of slot
  18. * - DDR1 vs. DDR2?
  19. * - ???
  20. *
  21. * This needs to be determined on a board-by-board basis.
  22. * 0110 3/4 cycle late
  23. * 0111 7/8 cycle late
  24. */
  25. popts->clk_adjust = 7;
  26. /*
  27. * Factors to consider for CPO:
  28. * - frequency
  29. * - ddr1 vs. ddr2
  30. */
  31. popts->cpo_override = 10;
  32. /*
  33. * Factors to consider for write data delay:
  34. * - number of DIMMs
  35. *
  36. * 1 = 1/4 clock delay
  37. * 2 = 1/2 clock delay
  38. * 3 = 3/4 clock delay
  39. * 4 = 1 clock delay
  40. * 5 = 5/4 clock delay
  41. * 6 = 3/2 clock delay
  42. */
  43. popts->write_data_delay = 3;
  44. /*
  45. * Factors to consider for half-strength driver enable:
  46. * - number of DIMMs installed
  47. */
  48. popts->half_strength_driver_enable = 0;
  49. }
  50. #ifdef CONFIG_SPD_EEPROM
  51. /*
  52. * Workaround for hardware errata. An i2c address conflict
  53. * existed on earlier boards; the workaround moved the DDR
  54. * SPD from 0x51 to 0x53. So we try and read 0x53 1st, and
  55. * if that fails, then fall back to reading at 0x51.
  56. */
  57. void get_spd(generic_spd_eeprom_t *spd, u8 i2c_address)
  58. {
  59. int ret;
  60. #ifdef ALT_SPD_EEPROM_ADDRESS
  61. if (i2c_address == SPD_EEPROM_ADDRESS) {
  62. ret = i2c_read(ALT_SPD_EEPROM_ADDRESS, 0, 1, (uchar *)spd,
  63. sizeof(generic_spd_eeprom_t));
  64. if (ret == 0)
  65. return; /* Good data at 0x53 */
  66. memset(spd, 0, sizeof(generic_spd_eeprom_t));
  67. }
  68. #endif
  69. ret = i2c_read(i2c_address, 0, 1, (uchar *)spd,
  70. sizeof(generic_spd_eeprom_t));
  71. if (ret) {
  72. printf("DDR: failed to read SPD from addr %u\n", i2c_address);
  73. memset(spd, 0, sizeof(generic_spd_eeprom_t));
  74. }
  75. }
  76. #else
  77. /*
  78. * fixed_sdram init -- doesn't use serial presence detect.
  79. * Assumes 256MB DDR2 SDRAM SODIMM, without ECC, running at DDR400 speed.
  80. */
  81. phys_size_t fixed_sdram(void)
  82. {
  83. struct ccsr_ddr __iomem *ddr =
  84. (struct ccsr_ddr __iomem *)(CONFIG_SYS_FSL_DDR_ADDR);
  85. out_be32(&ddr->cs0_bnds, 0x0000007f);
  86. out_be32(&ddr->cs1_bnds, 0x008000ff);
  87. out_be32(&ddr->cs2_bnds, 0x00000000);
  88. out_be32(&ddr->cs3_bnds, 0x00000000);
  89. out_be32(&ddr->cs0_config, 0x80010101);
  90. out_be32(&ddr->cs1_config, 0x80010101);
  91. out_be32(&ddr->cs2_config, 0x00000000);
  92. out_be32(&ddr->cs3_config, 0x00000000);
  93. out_be32(&ddr->timing_cfg_3, 0x00000000);
  94. out_be32(&ddr->timing_cfg_0, 0x00220802);
  95. out_be32(&ddr->timing_cfg_1, 0x38377322);
  96. out_be32(&ddr->timing_cfg_2, 0x0fa044C7);
  97. out_be32(&ddr->sdram_cfg, 0x4300C000);
  98. out_be32(&ddr->sdram_cfg_2, 0x24401000);
  99. out_be32(&ddr->sdram_mode, 0x23C00542);
  100. out_be32(&ddr->sdram_mode_2, 0x00000000);
  101. out_be32(&ddr->sdram_interval, 0x05080100);
  102. out_be32(&ddr->sdram_md_cntl, 0x00000000);
  103. out_be32(&ddr->sdram_data_init, 0x00000000);
  104. out_be32(&ddr->sdram_clk_cntl, 0x03800000);
  105. asm("sync;isync;msync");
  106. udelay(500);
  107. #ifdef CONFIG_DDR_ECC
  108. /* Enable ECC checking */
  109. out_be32(&ddr->sdram_cfg, CONFIG_SYS_DDR_CONTROL | 0x20000000);
  110. #else
  111. out_be32(&ddr->sdram_cfg, CONFIG_SYS_DDR_CONTROL);
  112. #endif
  113. return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  114. }
  115. #endif