123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226 |
- #include <common.h>
- #include <ioports.h>
- #include <mpc83xx.h>
- #include <asm/mpc8349_pci.h>
- #include <i2c.h>
- #include <spd_sdram.h>
- #include <miiphy.h>
- #if defined(CONFIG_OF_LIBFDT)
- #include <libfdt.h>
- #endif
- int fixed_sdram(void);
- void sdram_init(void);
- #if defined(CONFIG_DDR_ECC) && defined(CONFIG_MPC83xx)
- void ddr_enable_ecc(unsigned int dram_size);
- #endif
- #ifdef CONFIG_BOARD_EARLY_INIT_F
- int board_early_init_f (void)
- {
- return 0;
- }
- #endif
- #define ns2clk(ns) (ns / (1000000000 / CONFIG_8349_CLKIN) + 1)
- phys_size_t initdram (int board_type)
- {
- volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
- u32 msize = 0;
- if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32)im)
- return -1;
-
- im->sysconf.ddrlaw[0].bar = CONFIG_SYS_DDR_BASE & LAWBAR_BAR;
- #if defined(CONFIG_SPD_EEPROM)
- msize = spd_sdram();
- #else
- msize = fixed_sdram();
- #endif
-
- sdram_init();
- #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
-
- ddr_enable_ecc(msize * 1024 * 1024);
- #endif
-
- return (msize * 1024 * 1024);
- }
- #if !defined(CONFIG_SPD_EEPROM)
- int fixed_sdram(void)
- {
- volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
- u32 msize = CONFIG_SYS_DDR_SIZE;
- u32 ddr_size = msize << 20;
- u32 ddr_size_log2 = __ilog2(msize);
- im->sysconf.ddrlaw[0].bar = CONFIG_SYS_DDR_SDRAM_BASE & 0xfffff000;
- im->sysconf.ddrlaw[0].ar = LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE);
- #if (CONFIG_SYS_DDR_SIZE != 256)
- #warning Currently any ddr size other than 256 is not supported
- #endif
- #if ((CONFIG_SYS_DDR_SDRAM_BASE & 0x00FFFFFF) != 0)
- #warning Chip select bounds is only configurable in 16MB increments
- #endif
- im->ddr.csbnds[2].csbnds =
- ((CONFIG_SYS_DDR_SDRAM_BASE >> CSBNDS_SA_SHIFT) & CSBNDS_SA) |
- (((CONFIG_SYS_DDR_SDRAM_BASE + ddr_size - 1) >>
- CSBNDS_EA_SHIFT) & CSBNDS_EA);
- im->ddr.cs_config[2] = CONFIG_SYS_DDR_CS2_CONFIG;
-
- im->ddr.cs_config[0] = 0;
- im->ddr.cs_config[1] = 0;
- im->ddr.cs_config[3] = 0;
- im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
- im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
- im->ddr.sdram_cfg =
- SDRAM_CFG_SREN
- #if defined(CONFIG_DDR_2T_TIMING)
- | SDRAM_CFG_2T_EN
- #endif
- | SDRAM_CFG_SDRAM_TYPE_DDR1;
- #if defined (CONFIG_DDR_32BIT)
-
- im->ddr.sdram_cfg |= (SDRAM_CFG_32_BE | SDRAM_CFG_8_BE);
- #endif
- im->ddr.sdram_mode = CONFIG_SYS_DDR_MODE;
- im->ddr.sdram_interval = CONFIG_SYS_DDR_INTERVAL;
- udelay(200);
-
- im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN;
- return msize;
- }
- #endif
- int checkboard (void)
- {
- puts("Board: Wind River SBC834x\n");
- return 0;
- }
- #if defined(CONFIG_SYS_BR2_PRELIM) \
- && defined(CONFIG_SYS_OR2_PRELIM) \
- && defined(CONFIG_SYS_LBLAWBAR2_PRELIM) \
- && defined(CONFIG_SYS_LBLAWAR2_PRELIM)
- void sdram_init(void)
- {
- volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
- volatile fsl_lbc_t *lbc = &immap->im_lbc;
- uint *sdram_addr = (uint *)CONFIG_SYS_LBC_SDRAM_BASE;
- puts("\n SDRAM on Local Bus: ");
- print_size (CONFIG_SYS_LBC_SDRAM_SIZE * 1024 * 1024, "\n");
-
-
- lbc->lbcr = CONFIG_SYS_LBC_LBCR;
- lbc->mrtpr = CONFIG_SYS_LBC_MRTPR;
- lbc->lsrt = CONFIG_SYS_LBC_LSRT;
- asm("sync");
-
- lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_5;
- lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_1;
- asm("sync");
- *sdram_addr = 0xff;
- udelay(100);
- lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_2;
- asm("sync");
-
- *sdram_addr = 0xff;
- udelay(100);
-
- *sdram_addr = 0xff;
- udelay(100);
-
- *sdram_addr = 0xff;
- udelay(100);
-
- *sdram_addr = 0xff;
- udelay(100);
-
- *sdram_addr = 0xff;
- udelay(100);
-
- *sdram_addr = 0xff;
- udelay(100);
-
- *sdram_addr = 0xff;
- udelay(100);
-
- *sdram_addr = 0xff;
- udelay(100);
-
- lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_4;
- asm("sync");
- *sdram_addr = 0xff;
- udelay(100);
- lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_5;
- asm("sync");
- *sdram_addr = 0xff;
- udelay(100);
- }
- #else
- void sdram_init(void)
- {
- puts(" SDRAM on Local Bus: Disabled in config\n");
- }
- #endif
- #if defined(CONFIG_OF_BOARD_SETUP)
- int ft_board_setup(void *blob, bd_t *bd)
- {
- ft_cpu_setup(blob, bd);
- #ifdef CONFIG_PCI
- ft_pci_setup(blob, bd);
- #endif
- return 0;
- }
- #endif
|