onenand.c 1.6 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970
  1. /*
  2. * Copyright (C) 2008-2009 Samsung Electronics
  3. * Kyungmin Park <kyungmin.park@samsung.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <linux/compat.h>
  9. #include <linux/mtd/mtd.h>
  10. #include <linux/mtd/onenand.h>
  11. #include <linux/mtd/samsung_onenand.h>
  12. #include <onenand_uboot.h>
  13. #include <asm/io.h>
  14. #include <asm/arch/clock.h>
  15. int onenand_board_init(struct mtd_info *mtd)
  16. {
  17. struct onenand_chip *this = mtd->priv;
  18. struct s5pc100_clock *clk =
  19. (struct s5pc100_clock *)samsung_get_base_clock();
  20. struct samsung_onenand *onenand;
  21. int value;
  22. this->base = (void *)S5PC100_ONENAND_BASE;
  23. onenand = (struct samsung_onenand *)this->base;
  24. /* D0 Domain memory clock gating */
  25. value = readl(&clk->gate_d01);
  26. value &= ~(1 << 2); /* CLK_ONENANDC */
  27. value |= (1 << 2);
  28. writel(value, &clk->gate_d01);
  29. value = readl(&clk->src0);
  30. value &= ~(1 << 24); /* MUX_1nand: 0 from HCLKD0 */
  31. value &= ~(1 << 20); /* MUX_HREF: 0 from FIN_27M */
  32. writel(value, &clk->src0);
  33. value = readl(&clk->div1);
  34. value &= ~(3 << 16); /* PCLKD1_RATIO */
  35. value |= (1 << 16);
  36. writel(value, &clk->div1);
  37. writel(ONENAND_MEM_RESET_COLD, &onenand->mem_reset);
  38. while (!(readl(&onenand->int_err_stat) & RST_CMP))
  39. continue;
  40. writel(RST_CMP, &onenand->int_err_ack);
  41. /*
  42. * Access_Clock [2:0]
  43. * 166 MHz, 134 Mhz : 3
  44. * 100 Mhz, 60 Mhz : 2
  45. */
  46. writel(0x3, &onenand->acc_clock);
  47. writel(INT_ERR_ALL, &onenand->int_err_mask);
  48. writel(1 << 0, &onenand->int_pin_en); /* Enable */
  49. value = readl(&onenand->int_err_mask);
  50. value &= ~RDY_ACT;
  51. writel(value, &onenand->int_err_mask);
  52. s3c_onenand_init(mtd);
  53. return 0;
  54. }