lowlevel_init.S 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260
  1. /*
  2. * Copyright (C) 2008 Renesas Solutions Corp.
  3. * Copyright (C) 2008 Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>
  4. * Copyright (C) 2007 Kenati Technologies, Inc.
  5. *
  6. * board/sh7763rdp/lowlevel_init.S
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #include <config.h>
  11. #include <asm/processor.h>
  12. #include <asm/macro.h>
  13. .global lowlevel_init
  14. .text
  15. .align 2
  16. lowlevel_init:
  17. write32 WDTCSR_A, WDTCSR_D /* Watchdog Control / Status Register */
  18. write32 WDTST_A, WDTST_D /* Watchdog Stop Time Register */
  19. write32 WDTBST_A, WDTBST_D /*
  20. * 0xFFCC0008
  21. * Watchdog Base Stop Time Register
  22. */
  23. write32 CCR_A, CCR_CACHE_ICI_D /* Address of Cache Control Register */
  24. /* Instruction Cache Invalidate */
  25. write32 MMUCR_A, MMU_CONTROL_TI_D /* MMU Control Register */
  26. /* TI == TLB Invalidate bit */
  27. write32 MSTPCR0_A, MSTPCR0_D /* Address of Power Control Register 0 */
  28. write32 MSTPCR1_A, MSTPCR1_D /* Address of Power Control Register 1 */
  29. write32 RAMCR_A, RAMCR_D
  30. mov.l MMSELR_A, r1
  31. mov.l MMSELR_D, r0
  32. synco
  33. mov.l r0, @r1
  34. mov.l @r1, r2 /* execute two reads after setting MMSELR */
  35. mov.l @r1, r2
  36. synco
  37. /* issue memory read */
  38. mov.l DDRSD_START_A, r1 /* memory address to read*/
  39. mov.l @r1, r0
  40. synco
  41. write32 MIM8_A, MIM8_D
  42. write32 MIMC_A, MIMC_D1
  43. write32 STRC_A, STRC_D
  44. write32 SDR4_A, SDR4_D
  45. write32 MIMC_A, MIMC_D2
  46. nop
  47. nop
  48. nop
  49. write32 SCR4_A, SCR4_D3
  50. write32 SCR4_A, SCR4_D2
  51. write32 SDMR02000_A, SDMR02000_D
  52. write32 SDMR00B08_A, SDMR00B08_D
  53. write32 SCR4_A, SCR4_D2
  54. write32 SCR4_A, SCR4_D4
  55. nop
  56. nop
  57. nop
  58. nop
  59. write32 SCR4_A, SCR4_D4
  60. nop
  61. nop
  62. nop
  63. nop
  64. write32 SDMR00308_A, SDMR00308_D
  65. write32 MIMC_A, MIMC_D3
  66. mov.l SCR4_A, r1
  67. mov.l SCR4_D1, r0
  68. mov.l DELAY60_D, r3
  69. delay_loop_60:
  70. mov.l r0, @r1
  71. dt r3
  72. bf delay_loop_60
  73. nop
  74. write32 CCR_A, CCR_CACHE_D_2 /* Address of Cache Control Register */
  75. bsc_init:
  76. write32 BCR_A, BCR_D
  77. write32 CS0BCR_A, CS0BCR_D
  78. write32 CS1BCR_A, CS1BCR_D
  79. write32 CS2BCR_A, CS2BCR_D
  80. write32 CS4BCR_A, CS4BCR_D
  81. write32 CS5BCR_A, CS5BCR_D
  82. write32 CS6BCR_A, CS6BCR_D
  83. write32 CS0WCR_A, CS0WCR_D
  84. write32 CS1WCR_A, CS1WCR_D
  85. write32 CS2WCR_A, CS2WCR_D
  86. write32 CS4WCR_A, CS4WCR_D
  87. write32 CS5WCR_A, CS5WCR_D
  88. write32 CS6WCR_A, CS6WCR_D
  89. write32 CS5PCR_A, CS5PCR_D
  90. write32 CS6PCR_A, CS6PCR_D
  91. mov.l DELAY200_D, r3
  92. delay_loop_200:
  93. dt r3
  94. bf delay_loop_200
  95. nop
  96. write16 PSEL0_A, PSEL0_D
  97. write16 PSEL1_A, PSEL1_D
  98. write32 ICR0_A, ICR0_D
  99. stc sr, r0 /* BL bit off(init=ON) */
  100. mov.l SR_MASK_D, r1
  101. and r1, r0
  102. ldc r0, sr
  103. rts
  104. nop
  105. .align 2
  106. DELAY60_D: .long 60
  107. DELAY200_D: .long 17800
  108. CCR_A: .long 0xFF00001C
  109. MMUCR_A: .long 0xFF000010
  110. RAMCR_A: .long 0xFF000074
  111. /* Low power mode control */
  112. MSTPCR0_A: .long 0xFFC80030
  113. MSTPCR1_A: .long 0xFFC80038
  114. /* RWBT */
  115. WDTST_A: .long 0xFFCC0000
  116. WDTCSR_A: .long 0xFFCC0004
  117. WDTBST_A: .long 0xFFCC0008
  118. /* BSC */
  119. MMSELR_A: .long 0xFE600020
  120. BCR_A: .long 0xFF801000
  121. CS0BCR_A: .long 0xFF802000
  122. CS1BCR_A: .long 0xFF802010
  123. CS2BCR_A: .long 0xFF802020
  124. CS4BCR_A: .long 0xFF802040
  125. CS5BCR_A: .long 0xFF802050
  126. CS6BCR_A: .long 0xFF802060
  127. CS0WCR_A: .long 0xFF802008
  128. CS1WCR_A: .long 0xFF802018
  129. CS2WCR_A: .long 0xFF802028
  130. CS4WCR_A: .long 0xFF802048
  131. CS5WCR_A: .long 0xFF802058
  132. CS6WCR_A: .long 0xFF802068
  133. CS5PCR_A: .long 0xFF802070
  134. CS6PCR_A: .long 0xFF802080
  135. DDRSD_START_A: .long 0xAC000000
  136. /* INTC */
  137. ICR0_A: .long 0xFFD00000
  138. /* DDR I/F */
  139. MIM8_A: .long 0xFE800008
  140. MIMC_A: .long 0xFE80000C
  141. SCR4_A: .long 0xFE800014
  142. STRC_A: .long 0xFE80001C
  143. SDR4_A: .long 0xFE800034
  144. SDMR00308_A: .long 0xFE900308
  145. SDMR00B08_A: .long 0xFE900B08
  146. SDMR02000_A: .long 0xFE902000
  147. /* GPIO */
  148. PSEL0_A: .long 0xFFEF0070
  149. PSEL1_A: .long 0xFFEF0072
  150. CCR_CACHE_ICI_D:.long 0x00000800
  151. CCR_CACHE_D_2: .long 0x00000103
  152. MMU_CONTROL_TI_D:.long 0x00000004
  153. RAMCR_D: .long 0x00000200
  154. MSTPCR0_D: .long 0x00000000
  155. MSTPCR1_D: .long 0x00000000
  156. MMSELR_D: .long 0xa5a50000
  157. BCR_D: .long 0x00000000
  158. CS0BCR_D: .long 0x77777770
  159. CS1BCR_D: .long 0x77777670
  160. CS2BCR_D: .long 0x77777670
  161. CS4BCR_D: .long 0x77777670
  162. CS5BCR_D: .long 0x77777670
  163. CS6BCR_D: .long 0x77777670
  164. CS0WCR_D: .long 0x7777770F
  165. CS1WCR_D: .long 0x22000002
  166. CS2WCR_D: .long 0x7777770F
  167. CS4WCR_D: .long 0x7777770F
  168. CS5WCR_D: .long 0x7777770F
  169. CS6WCR_D: .long 0x7777770F
  170. CS5PCR_D: .long 0x77000000
  171. CS6PCR_D: .long 0x77000000
  172. ICR0_D: .long 0x00E00000
  173. MIM8_D: .long 0x00000000
  174. MIMC_D1: .long 0x01d10008
  175. MIMC_D2: .long 0x01d10009
  176. MIMC_D3: .long 0x01d10209
  177. SCR4_D1: .long 0x00000001
  178. SCR4_D2: .long 0x00000002
  179. SCR4_D3: .long 0x00000003
  180. SCR4_D4: .long 0x00000004
  181. STRC_D: .long 0x000f3980
  182. SDR4_D: .long 0x00000300
  183. SDMR00308_D: .long 0x00000000
  184. SDMR00B08_D: .long 0x00000000
  185. SDMR02000_D: .long 0x00000000
  186. PSEL0_D: .word 0x00000001
  187. PSEL1_D: .word 0x00000244
  188. SR_MASK_D: .long 0xEFFFFF0F
  189. WDTST_D: .long 0x5A000FFF
  190. WDTCSR_D: .long 0xA5000000
  191. WDTBST_D: .long 0x55000000