lowlevel_init.S 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200
  1. /*
  2. * Copyright (C) 2008 Nobuhiro Iwamatsu
  3. * Copyright (C) 2008 Renesas Solutions Corp.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <config.h>
  8. #include <asm/processor.h>
  9. #include <asm/macro.h>
  10. .global lowlevel_init
  11. .text
  12. .align 2
  13. lowlevel_init:
  14. /* Cache setting */
  15. write32 CCR1_A ,CCR1_D
  16. /* ConfigurePortPins */
  17. write16 PECRL3_A, PECRL3_D
  18. write16 PCCRL4_A, PCCRL4_D0
  19. write16 PECRL4_A, PECRL4_D0
  20. write16 PEIORL_A, PEIORL_D0
  21. write16 PCIORL_A, PCIORL_D
  22. write16 PFCRH2_A, PFCRH2_D
  23. write16 PFCRH3_A, PFCRH3_D
  24. write16 PFCRH1_A, PFCRH1_D
  25. write16 PFIORH_A, PFIORH_D
  26. write16 PECRL1_A, PECRL1_D0
  27. write16 PEIORL_A, PEIORL_D1
  28. /* Configure Operating Frequency */
  29. write16 WTCSR_A, WTCSR_D0
  30. write16 WTCSR_A, WTCSR_D1
  31. write16 WTCNT_A, WTCNT_D
  32. /* Set clock mode*/
  33. write16 FRQCR_A, FRQCR_D
  34. /* Configure Bus And Memory */
  35. init_bsc_cs0:
  36. write16 PCCRL4_A, PCCRL4_D1
  37. write16 PECRL1_A, PECRL1_D1
  38. write32 CMNCR_A, CMNCR_D
  39. write32 CS0BCR_A, CS0BCR_D
  40. write32 CS0WCR_A, CS0WCR_D
  41. init_bsc_cs1:
  42. write16 PECRL4_A, PECRL4_D1
  43. write32 CS1WCR_A, CS1WCR_D
  44. init_sdram:
  45. write16 PCCRL2_A, PCCRL2_D
  46. write16 PCCRL4_A, PCCRL4_D2
  47. write16 PCCRL1_A, PCCRL1_D
  48. write16 PCCRL3_A, PCCRL3_D
  49. write32 CS3BCR_A, CS3BCR_D
  50. write32 CS3WCR_A, CS3WCR_D
  51. write32 SDCR_A, SDCR_D
  52. write32 RTCOR_A, RTCOR_D
  53. write32 RTCSR_A, RTCSR_D
  54. /* wait 200us */
  55. mov.l REPEAT_D, r3
  56. mov #0, r2
  57. repeat0:
  58. add #1, r2
  59. cmp/hs r3, r2
  60. bf repeat0
  61. nop
  62. mov.l SDRAM_MODE, r1
  63. mov #0, r0
  64. mov.l r0, @r1
  65. nop
  66. rts
  67. .align 4
  68. CCR1_A: .long CCR1
  69. CCR1_D: .long 0x0000090B
  70. PCCRL4_A: .long 0xFFFE3910
  71. PCCRL4_D0: .word 0x0000
  72. .align 2
  73. PECRL4_A: .long 0xFFFE3A10
  74. PECRL4_D0: .word 0x0000
  75. .align 2
  76. PECRL3_A: .long 0xFFFE3A12
  77. PECRL3_D: .word 0x0000
  78. .align 2
  79. PEIORL_A: .long 0xFFFE3A06
  80. PEIORL_D0: .word 0x1C00
  81. PEIORL_D1: .word 0x1C02
  82. PCIORL_A: .long 0xFFFE3906
  83. PCIORL_D: .word 0x4000
  84. .align 2
  85. PFCRH2_A: .long 0xFFFE3A8C
  86. PFCRH2_D: .word 0x0000
  87. .align 2
  88. PFCRH3_A: .long 0xFFFE3A8A
  89. PFCRH3_D: .word 0x0000
  90. .align 2
  91. PFCRH1_A: .long 0xFFFE3A8E
  92. PFCRH1_D: .word 0x0000
  93. .align 2
  94. PFIORH_A: .long 0xFFFE3A84
  95. PFIORH_D: .word 0x0729
  96. .align 2
  97. PECRL1_A: .long 0xFFFE3A16
  98. PECRL1_D0: .word 0x0033
  99. .align 2
  100. WTCSR_A: .long 0xFFFE0000
  101. WTCSR_D0: .word 0xA518
  102. WTCSR_D1: .word 0xA51D
  103. WTCNT_A: .long 0xFFFE0002
  104. WTCNT_D: .word 0x5A84
  105. .align 2
  106. FRQCR_A: .long 0xFFFE0010
  107. FRQCR_D: .word 0x0104
  108. .align 2
  109. PCCRL4_D1: .word 0x0010
  110. PECRL1_D1: .word 0x0133
  111. CMNCR_A: .long 0xFFFC0000
  112. CMNCR_D: .long 0x00001810
  113. CS0BCR_A: .long 0xFFFC0004
  114. CS0BCR_D: .long 0x10000400
  115. CS0WCR_A: .long 0xFFFC0028
  116. CS0WCR_D: .long 0x00000B41
  117. PECRL4_D1: .word 0x0100
  118. .align 2
  119. CS1WCR_A: .long 0xFFFC002C
  120. CS1WCR_D: .long 0x00000B01
  121. PCCRL4_D2: .word 0x0011
  122. .align 2
  123. PCCRL3_A: .long 0xFFFE3912
  124. PCCRL3_D: .word 0x0011
  125. .align 2
  126. PCCRL2_A: .long 0xFFFE3914
  127. PCCRL2_D: .word 0x1111
  128. .align 2
  129. PCCRL1_A: .long 0xFFFE3916
  130. PCCRL1_D: .word 0x1010
  131. .align 2
  132. PDCRL4_A: .long 0xFFFE3990
  133. PDCRL4_D: .word 0x0011
  134. .align 2
  135. PDCRL3_A: .long 0xFFFE3992
  136. PDCRL3_D: .word 0x00011
  137. .align 2
  138. PDCRL2_A: .long 0xFFFE3994
  139. PDCRL2_D: .word 0x1111
  140. .align 2
  141. PDCRL1_A: .long 0xFFFE3996
  142. PDCRL1_D: .word 0x1000
  143. .align 2
  144. CS3BCR_A: .long 0xFFFC0010
  145. CS3BCR_D: .long 0x00004400
  146. CS3WCR_A: .long 0xFFFC0034
  147. CS3WCR_D: .long 0x00002892
  148. SDCR_A: .long 0xFFFC004C
  149. SDCR_D: .long 0x00000809
  150. RTCOR_A: .long 0xFFFC0058
  151. RTCOR_D: .long 0xA55A0041
  152. RTCSR_A: .long 0xFFFC0050
  153. RTCSR_D: .long 0xa55a0010
  154. SDRAM_MODE: .long 0xFFFC5040
  155. REPEAT_D: .long 0x00009C40