lowlevel_init.S 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592
  1. /*
  2. * Copyright (C) 2011 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com>
  3. * Copyright (C) 2011 Renesas Solutions Corp.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <config.h>
  8. #include <asm/processor.h>
  9. #include <asm/macro.h>
  10. #include <asm/processor.h>
  11. .global lowlevel_init
  12. .text
  13. .align 2
  14. lowlevel_init:
  15. /* WDT */
  16. write32 WDTCSR_A, WDTCSR_D
  17. /* MMU */
  18. write32 MMUCR_A, MMUCR_D
  19. write32 FRQCR2_A, FRQCR2_D
  20. write32 FRQCR0_A, FRQCR0_D
  21. write32 CS0CTRL_A, CS0CTRL_D
  22. write32 CS1CTRL_A, CS1CTRL_D
  23. write32 CS0CTRL2_A, CS0CTRL2_D
  24. write32 CSPWCR0_A, CSPWCR0_D
  25. write32 CSPWCR1_A, CSPWCR1_D
  26. write32 CS1GDST_A, CS1GDST_D
  27. # clock mode check
  28. mov.l MODEMR, r1
  29. mov.l @r1, r0
  30. and #6, r0 /* Check 1 and 2 bit.*/
  31. cmp/eq #2, r0 /* 0x02 is 533Mhz mode */
  32. bt init_lbsc_533
  33. init_lbsc_400:
  34. write32 CSWCR0_A, CSWCR0_D_400
  35. write32 CSWCR1_A, CSWCR1_D
  36. bra init_dbsc3_400_pad
  37. nop
  38. .align 2
  39. MODEMR: .long 0xFFCC0020
  40. WDTCSR_A: .long 0xFFCC0004
  41. WDTCSR_D: .long 0xA5000000
  42. MMUCR_A: .long 0xFF000010
  43. MMUCR_D: .long 0x00000004
  44. FRQCR2_A: .long 0xFFC80008
  45. FRQCR2_D: .long 0x00000000
  46. FRQCR0_A: .long 0xFFC80000
  47. FRQCR0_D: .long 0xCF000001
  48. CS0CTRL_A: .long 0xFF800200
  49. CS0CTRL_D: .long 0x00000020
  50. CS1CTRL_A: .long 0xFF800204
  51. CS1CTRL_D: .long 0x00000020
  52. CS0CTRL2_A: .long 0xFF800220
  53. CS0CTRL2_D: .long 0x00004000
  54. CSPWCR0_A: .long 0xFF800280
  55. CSPWCR0_D: .long 0x00000000
  56. CSPWCR1_A: .long 0xFF800284
  57. CSPWCR1_D: .long 0x00000000
  58. CS1GDST_A: .long 0xFF8002C0
  59. CS1GDST_D: .long 0x00000011
  60. init_lbsc_533:
  61. write32 CSWCR0_A, CSWCR0_D_533
  62. write32 CSWCR1_A, CSWCR1_D
  63. bra init_dbsc3_533_pad
  64. nop
  65. .align 2
  66. CSWCR0_A: .long 0xFF800230
  67. CSWCR0_D_533: .long 0x01120104
  68. CSWCR0_D_400: .long 0x02120114
  69. /* CSWCR0_D_400: .long 0x01160116 */
  70. CSWCR1_A: .long 0xFF800234
  71. CSWCR1_D: .long 0x077F077F
  72. /* CSWCR1_D_400: .long 0x00120012 */
  73. init_dbsc3_400_pad:
  74. write32 DBPDCNT3_A, DBPDCNT3_D
  75. wait_timer WAIT_200US_400
  76. write32 DBPDCNT0_A, DBPDCNT0_D_400
  77. write32 DBPDCNT3_A, DBPDCNT3_D0
  78. write32 DBPDCNT1_A, DBPDCNT1_D
  79. write32 DBPDCNT3_A, DBPDCNT3_D1
  80. wait_timer WAIT_32MCLK
  81. write32 DBPDCNT3_A, DBPDCNT3_D2
  82. wait_timer WAIT_100US_400
  83. write32 DBPDCNT3_A, DBPDCNT3_D3
  84. wait_timer WAIT_16MCLK
  85. write32 DBPDCNT3_A, DBPDCNT3_D4
  86. wait_timer WAIT_200US_400
  87. write32 DBPDCNT3_A, DBPDCNT3_D5
  88. wait_timer WAIT_1MCLK
  89. write32 DBPDCNT3_A, DBPDCNT3_D6
  90. wait_timer WAIT_10KMCLK
  91. bra init_dbsc3_ctrl_400
  92. nop
  93. .align 2
  94. init_dbsc3_533_pad:
  95. write32 DBPDCNT3_A, DBPDCNT3_D
  96. wait_timer WAIT_200US_533
  97. write32 DBPDCNT0_A, DBPDCNT0_D_533
  98. write32 DBPDCNT3_A, DBPDCNT3_D0
  99. write32 DBPDCNT1_A, DBPDCNT1_D
  100. write32 DBPDCNT3_A, DBPDCNT3_D1
  101. wait_timer WAIT_32MCLK
  102. write32 DBPDCNT3_A, DBPDCNT3_D2
  103. wait_timer WAIT_100US_533
  104. write32 DBPDCNT3_A, DBPDCNT3_D3
  105. wait_timer WAIT_16MCLK
  106. write32 DBPDCNT3_A, DBPDCNT3_D4
  107. wait_timer WAIT_200US_533
  108. write32 DBPDCNT3_A, DBPDCNT3_D5
  109. wait_timer WAIT_1MCLK
  110. write32 DBPDCNT3_A, DBPDCNT3_D6
  111. wait_timer WAIT_10KMCLK
  112. bra init_dbsc3_ctrl_533
  113. nop
  114. .align 2
  115. WAIT_200US_400: .long 40000
  116. WAIT_200US_533: .long 53300
  117. WAIT_100US_400: .long 20000
  118. WAIT_100US_533: .long 26650
  119. WAIT_32MCLK: .long 32
  120. WAIT_16MCLK: .long 16
  121. WAIT_1MCLK: .long 1
  122. WAIT_10KMCLK: .long 10000
  123. DBPDCNT0_A: .long 0xFE800200
  124. DBPDCNT0_D_533: .long 0x00010245
  125. DBPDCNT0_D_400: .long 0x00010235
  126. DBPDCNT1_A: .long 0xFE800204
  127. DBPDCNT1_D: .long 0x00000014
  128. DBPDCNT3_A: .long 0xFE80020C
  129. DBPDCNT3_D: .long 0x80000000
  130. DBPDCNT3_D0: .long 0x800F0000
  131. DBPDCNT3_D1: .long 0x800F1000
  132. DBPDCNT3_D2: .long 0x820F1000
  133. DBPDCNT3_D3: .long 0x860F1000
  134. DBPDCNT3_D4: .long 0x870F1000
  135. DBPDCNT3_D5: .long 0x870F3000
  136. DBPDCNT3_D6: .long 0x870F7000
  137. init_dbsc3_ctrl_400:
  138. write32 DBKIND_A, DBKIND_D
  139. write32 DBCONF_A, DBCONF_D
  140. write32 DBTR0_A, DBTR0_D_400
  141. write32 DBTR1_A, DBTR1_D_400
  142. write32 DBTR2_A, DBTR2_D
  143. write32 DBTR3_A, DBTR3_D_400
  144. write32 DBTR4_A, DBTR4_D_400
  145. write32 DBTR5_A, DBTR5_D_400
  146. write32 DBTR6_A, DBTR6_D_400
  147. write32 DBTR7_A, DBTR7_D
  148. write32 DBTR8_A, DBTR8_D_400
  149. write32 DBTR9_A, DBTR9_D
  150. write32 DBTR10_A, DBTR10_D_400
  151. write32 DBTR11_A, DBTR11_D
  152. write32 DBTR12_A, DBTR12_D_400
  153. write32 DBTR13_A, DBTR13_D_400
  154. write32 DBTR14_A, DBTR14_D
  155. write32 DBTR15_A, DBTR15_D
  156. write32 DBTR16_A, DBTR16_D_400
  157. write32 DBTR17_A, DBTR17_D_400
  158. write32 DBTR18_A, DBTR18_D_400
  159. write32 DBBL_A, DBBL_D
  160. write32 DBRNK0_A, DBRNK0_D
  161. write32 DBCMD_A, DBCMD_D0_400
  162. write32 DBCMD_A, DBCMD_D1
  163. write32 DBCMD_A, DBCMD_D2
  164. write32 DBCMD_A, DBCMD_D3
  165. write32 DBCMD_A, DBCMD_D4
  166. write32 DBCMD_A, DBCMD_D5_400
  167. write32 DBCMD_A, DBCMD_D6
  168. write32 DBCMD_A, DBCMD_D7
  169. write32 DBCMD_A, DBCMD_D8
  170. write32 DBCMD_A, DBCMD_D9_400
  171. write32 DBCMD_A, DBCMD_D10
  172. write32 DBCMD_A, DBCMD_D11
  173. write32 DBCMD_A, DBCMD_D12
  174. write32 DBBS0CNT1_A, DBBS0CNT1_D
  175. write32 DBPDNCNF_A, DBPDNCNF_D
  176. write32 DBRFCNF0_A, DBRFCNF0_D
  177. write32 DBRFCNF1_A, DBRFCNF1_D_400
  178. write32 DBRFCNF2_A, DBRFCNF2_D
  179. write32 DBRFEN_A, DBRFEN_D
  180. write32 DBACEN_A, DBACEN_D
  181. write32 DBACEN_A, DBACEN_D
  182. /* Dummy read */
  183. mov.l DBWAIT_A, r1
  184. synco
  185. mov.l @r1, r0
  186. synco
  187. /* Dummy read */
  188. mov.l SDRAM_A, r1
  189. synco
  190. mov.l @r1, r0
  191. synco
  192. /* need sleep 186A0 */
  193. bra init_pfc_sh7734
  194. nop
  195. .align 2
  196. init_dbsc3_ctrl_533:
  197. write32 DBKIND_A, DBKIND_D
  198. write32 DBCONF_A, DBCONF_D
  199. write32 DBTR0_A, DBTR0_D_533
  200. write32 DBTR1_A, DBTR1_D_533
  201. write32 DBTR2_A, DBTR2_D
  202. write32 DBTR3_A, DBTR3_D_533
  203. write32 DBTR4_A, DBTR4_D_533
  204. write32 DBTR5_A, DBTR5_D_533
  205. write32 DBTR6_A, DBTR6_D_533
  206. write32 DBTR7_A, DBTR7_D
  207. write32 DBTR8_A, DBTR8_D_533
  208. write32 DBTR9_A, DBTR9_D
  209. write32 DBTR10_A, DBTR10_D_533
  210. write32 DBTR11_A, DBTR11_D
  211. write32 DBTR12_A, DBTR12_D_533
  212. write32 DBTR13_A, DBTR13_D_533
  213. write32 DBTR14_A, DBTR14_D
  214. write32 DBTR15_A, DBTR15_D
  215. write32 DBTR16_A, DBTR16_D_533
  216. write32 DBTR17_A, DBTR17_D_533
  217. write32 DBTR18_A, DBTR18_D_533
  218. write32 DBBL_A, DBBL_D
  219. write32 DBRNK0_A, DBRNK0_D
  220. write32 DBCMD_A, DBCMD_D0_533
  221. write32 DBCMD_A, DBCMD_D1
  222. write32 DBCMD_A, DBCMD_D2
  223. write32 DBCMD_A, DBCMD_D3
  224. write32 DBCMD_A, DBCMD_D4
  225. write32 DBCMD_A, DBCMD_D5_533
  226. write32 DBCMD_A, DBCMD_D6
  227. write32 DBCMD_A, DBCMD_D7
  228. write32 DBCMD_A, DBCMD_D8
  229. write32 DBCMD_A, DBCMD_D9_533
  230. write32 DBCMD_A, DBCMD_D10
  231. write32 DBCMD_A, DBCMD_D11
  232. write32 DBCMD_A, DBCMD_D12
  233. write32 DBBS0CNT1_A, DBBS0CNT1_D
  234. write32 DBPDNCNF_A, DBPDNCNF_D
  235. write32 DBRFCNF0_A, DBRFCNF0_D
  236. write32 DBRFCNF1_A, DBRFCNF1_D_533
  237. write32 DBRFCNF2_A, DBRFCNF2_D
  238. write32 DBRFEN_A, DBRFEN_D
  239. write32 DBACEN_A, DBACEN_D
  240. write32 DBACEN_A, DBACEN_D
  241. /* Dummy read */
  242. mov.l DBWAIT_A, r1
  243. synco
  244. mov.l @r1, r0
  245. synco
  246. /* Dummy read */
  247. mov.l SDRAM_A, r1
  248. synco
  249. mov.l @r1, r0
  250. synco
  251. /* need sleep 186A0 */
  252. bra init_pfc_sh7734
  253. nop
  254. .align 2
  255. DBKIND_A: .long 0xFE800020
  256. DBKIND_D: .long 0x00000005
  257. DBCONF_A: .long 0xFE800024
  258. DBCONF_D: .long 0x0D030A01
  259. DBTR0_A: .long 0xFE800040
  260. DBTR0_D_533:.long 0x00000004
  261. DBTR0_D_400:.long 0x00000003
  262. DBTR1_A: .long 0xFE800044
  263. DBTR1_D_533:.long 0x00000003
  264. DBTR1_D_400:.long 0x00000002
  265. DBTR2_A: .long 0xFE800048
  266. DBTR2_D: .long 0x00000000
  267. DBTR3_A: .long 0xFE800050
  268. DBTR3_D_533:.long 0x00000004
  269. DBTR3_D_400:.long 0x00000003
  270. DBTR4_A: .long 0xFE800054
  271. DBTR4_D_533:.long 0x00050004
  272. DBTR4_D_400:.long 0x00050003
  273. DBTR5_A: .long 0xFE800058
  274. DBTR5_D_533:.long 0x0000000F
  275. DBTR5_D_400:.long 0x0000000B
  276. DBTR6_A: .long 0xFE80005C
  277. DBTR6_D_533:.long 0x0000000B
  278. DBTR6_D_400:.long 0x00000008
  279. DBTR7_A: .long 0xFE800060
  280. DBTR7_D: .long 0x00000002 /* common value */
  281. DBTR8_A: .long 0xFE800064
  282. DBTR8_D_533:.long 0x0000000D
  283. DBTR8_D_400:.long 0x0000000A
  284. DBTR9_A: .long 0xFE800068
  285. DBTR9_D: .long 0x00000002 /* common value */
  286. DBTR10_A: .long 0xFE80006C
  287. DBTR10_D_533:.long 0x00000004
  288. DBTR10_D_400:.long 0x00000003
  289. DBTR11_A: .long 0xFE800070
  290. DBTR11_D: .long 0x00000008 /* common value */
  291. DBTR12_A: .long 0xFE800074
  292. DBTR12_D_533:.long 0x00000009
  293. DBTR12_D_400:.long 0x00000008
  294. DBTR13_A: .long 0xFE800078
  295. DBTR13_D_533:.long 0x00000022
  296. DBTR13_D_400:.long 0x0000001A
  297. DBTR14_A: .long 0xFE80007C
  298. DBTR14_D: .long 0x00070002 /* common value */
  299. DBTR15_A: .long 0xFE800080
  300. DBTR15_D: .long 0x00000003 /* common value */
  301. DBTR16_A: .long 0xFE800084
  302. DBTR16_D_533:.long 0x120A1001
  303. DBTR16_D_400:.long 0x12091001
  304. DBTR17_A: .long 0xFE800088
  305. DBTR17_D_533:.long 0x00040000
  306. DBTR17_D_400:.long 0x00030000
  307. DBTR18_A: .long 0xFE80008C
  308. DBTR18_D_533:.long 0x02010200
  309. DBTR18_D_400:.long 0x02000207
  310. DBBL_A: .long 0xFE8000B0
  311. DBBL_D: .long 0x00000000
  312. DBRNK0_A: .long 0xFE800100
  313. DBRNK0_D: .long 0x00000001
  314. DBCMD_A: .long 0xFE800018
  315. DBCMD_D0_533: .long 0x1100006B
  316. DBCMD_D0_400: .long 0x11000050
  317. DBCMD_D1: .long 0x0B000000 /* common value */
  318. DBCMD_D2: .long 0x2A004000 /* common value */
  319. DBCMD_D3: .long 0x2B006000 /* common value */
  320. DBCMD_D4: .long 0x29002004 /* common value */
  321. DBCMD_D5_533: .long 0x28000743
  322. DBCMD_D5_400: .long 0x28000533
  323. DBCMD_D6: .long 0x0B000000 /* common value */
  324. DBCMD_D7: .long 0x0C000000 /* common value */
  325. DBCMD_D8: .long 0x0C000000 /* common value */
  326. DBCMD_D9_533: .long 0x28000643
  327. DBCMD_D9_400: .long 0x28000433
  328. DBCMD_D10: .long 0x000000C8 /* common value */
  329. DBCMD_D11: .long 0x29002384 /* common value */
  330. DBCMD_D12: .long 0x29002004 /* common value */
  331. DBBS0CNT1_A: .long 0xFE800304
  332. DBBS0CNT1_D: .long 0x00000000
  333. DBPDNCNF_A: .long 0xFE800180
  334. DBPDNCNF_D: .long 0x00000200
  335. DBRFCNF0_A: .long 0xFE8000E0
  336. DBRFCNF0_D: .long 0x000001FF
  337. DBRFCNF1_A: .long 0xFE8000E4
  338. DBRFCNF1_D_533: .long 0x00000805
  339. DBRFCNF1_D_400: .long 0x00000618
  340. DBRFCNF2_A: .long 0xFE8000E8
  341. DBRFCNF2_D: .long 0x00000000
  342. DBRFEN_A: .long 0xFE800014
  343. DBRFEN_D: .long 0x00000001
  344. DBACEN_A: .long 0xFE800010
  345. DBACEN_D: .long 0x00000001
  346. DBWAIT_A: .long 0xFE80001C
  347. SDRAM_A: .long 0x0C000000
  348. init_pfc_sh7734:
  349. write32 PFC_PMMR_A, PFC_PMMR_MODESEL1
  350. write32 PFC_MODESEL1_A, PFC_MODESEL1_D
  351. write32 PFC_PMMR_A, PFC_PMMR_MODESEL2
  352. write32 PFC_MODESEL2_A, PFC_MODESEL2_D
  353. write32 PFC_PMMR_A, PFC_PMMR_IPSR3
  354. write32 PFC_IPSR3_A, PFC_IPSR3_D
  355. write32 PFC_PMMR_A, PFC_PMMR_IPSR4
  356. write32 PFC_IPSR4_A, PFC_IPSR4_D
  357. write32 PFC_PMMR_A, PFC_PMMR_IPSR11
  358. write32 PFC_IPSR11_A, PFC_IPSR11_D
  359. write32 PFC_PMMR_A, PFC_PMMR_GPSR0
  360. write32 PFC_GPSR0_A, PFC_GPSR0_D
  361. write32 PFC_PMMR_A, PFC_PMMR_GPSR1
  362. write32 PFC_GPSR1_A, PFC_GPSR1_D
  363. write32 PFC_PMMR_A, PFC_PMMR_GPSR2
  364. write32 PFC_GPSR2_A, PFC_GPSR2_D
  365. write32 PFC_PMMR_A, PFC_PMMR_GPSR3
  366. write32 PFC_GPSR3_A, PFC_GPSR3_D
  367. write32 PFC_PMMR_A, PFC_PMMR_GPSR4
  368. write32 PFC_GPSR4_A, PFC_GPSR4_D
  369. write32 PFC_PMMR_A, PFC_PMMR_GPSR5
  370. write32 PFC_GPSR5_A, PFC_GPSR5_D
  371. /* sleep 186A0 */
  372. write32 GPIO2_INOUTSEL1_A, GPIO2_INOUTSEL1_D
  373. write32 GPIO1_OUTDT1_A, GPIO1_OUTDT1_D
  374. write32 GPIO2_INOUTSEL2_A, GPIO2_INOUTSEL2_D
  375. write32 GPIO2_OUTDT2_A, GPIO2_OUTDT2_D
  376. write32 GPIO4_INOUTSEL4_A, GPIO4_INOUTSEL4_D
  377. write32 GPIO4_OUTDT4_A, GPIO4_OUTDT4_D
  378. write32 CCR_A, CCR_D
  379. stc sr, r0
  380. mov.l SR_MASK_D, r1
  381. and r1, r0
  382. ldc r0, sr
  383. rts
  384. nop
  385. .align 2
  386. PFC_PMMR_A: .long 0xFFFC0000
  387. /* MODESEL
  388. * 28: Select IEBUS Group B
  389. */
  390. PFC_MODESEL1_A: .long 0xFFFC004C
  391. PFC_MODESEL1_D: .long 0x10000000
  392. PFC_PMMR_MODESEL1: .long 0xEFFFFFFF
  393. /* MODESEL
  394. * 9: Select SCIF3 Group B
  395. * 7: Select SCIF2 Group B
  396. * 4: Select SCIF1 Group B
  397. */
  398. PFC_MODESEL2_A: .long 0xFFFC0050
  399. PFC_MODESEL2_D: .long 0x00000290
  400. PFC_PMMR_MODESEL2: .long 0xFFFFFD6F
  401. # Enable functios
  402. # SD1_DAT2_A SD1_DAT1_A, SD1_DAT0_A,
  403. # EXWAIT0, RDW/RW, SD1_CMD_A, SD1_WP_A,
  404. # SD1_CD_A, TX3_B, RX3_B, CS1, D15
  405. PFC_IPSR3_A: .long 0xFFFC0028
  406. PFC_IPSR3_D: .long 0x09209248
  407. PFC_PMMR_IPSR3: .long 0xF6DF6DB7
  408. # Enable functios
  409. # RMII0_MDIO_A , RMII0_MDC_A,
  410. # RMII0_CRS_DV_A, RMII0_RX_ER_A,
  411. # RMII0_TXD_EN_A, MII0_RXD1_A
  412. PFC_IPSR4_A: .long 0xFFFC002C
  413. PFC_IPSR4_D: .long 0x0001B6DB
  414. PFC_PMMR_IPSR4: .long 0xFFFE4924
  415. # Enable functios
  416. # DACK1, DREQ1, SD1_DAT3_A, SD1_CLK_A, IERX_B,
  417. # IETX_B, TX0_A, RMII0_TXD0_A,
  418. # RMII0_TXD1_A, RMII0_TXD0_A, SDSEL, SDA0, SDA1, SCL1
  419. PFC_IPSR11_A: .long 0xFFFC0048
  420. PFC_IPSR11_D: .long 0x002C89B0
  421. PFC_PMMR_IPSR11:.long 0xFFD3764F
  422. PFC_GPSR0_A: .long 0xFFFC0004
  423. PFC_GPSR0_D: .long 0xFFFFFFFF
  424. PFC_PMMR_GPSR0: .long 0x00000000
  425. PFC_GPSR1_A: .long 0xFFFC0008
  426. PFC_GPSR1_D: .long 0x7FBF7FFF
  427. PFC_PMMR_GPSR1: .long 0x80408000
  428. PFC_GPSR2_A: .long 0xFFFC000C
  429. PFC_GPSR2_D: .long 0xBFC07EDF
  430. PFC_PMMR_GPSR2: .long 0x403F8120
  431. PFC_GPSR3_A: .long 0xFFFC0010
  432. PFC_GPSR3_D: .long 0xFFFFFFFF
  433. PFC_PMMR_GPSR3: .long 0x00000000
  434. PFC_GPSR4_A: .long 0xFFFC0014
  435. #if 0 /* orig */
  436. PFC_GPSR4_D: .long 0xFFFFFFFF
  437. PFC_PMMR_GPSR4: .long 0x00000000
  438. #else
  439. PFC_GPSR4_D: .long 0xFBFFFFFF
  440. PFC_PMMR_GPSR4: .long 0x04000000
  441. #endif
  442. PFC_GPSR5_A: .long 0xFFFC0018
  443. PFC_GPSR5_D: .long 0x00000C01
  444. PFC_PMMR_GPSR5: .long 0xFFFFF3FE
  445. I2C_ICCR2_A: .long 0xFFC70001
  446. I2C_ICCR2_D: .long 0x00
  447. I2C_ICCR2_D1: .long 0x20
  448. GPIO2_INOUTSEL1_A: .long 0xFFC41004
  449. GPIO2_INOUTSEL1_D: .long 0x80408000
  450. GPIO1_OUTDT1_A: .long 0xFFC41008 /* bit15: LED4, bit22: LED5 */
  451. GPIO1_OUTDT1_D: .long 0x80408000
  452. GPIO2_INOUTSEL2_A: .long 0xFFC42004
  453. GPIO2_INOUTSEL2_D: .long 0x40000120
  454. GPIO2_OUTDT2_A: .long 0xFFC42008
  455. GPIO2_OUTDT2_D: .long 0x40000120
  456. GPIO4_INOUTSEL4_A: .long 0xFFC44004
  457. GPIO4_INOUTSEL4_D: .long 0x04000000
  458. GPIO4_OUTDT4_A: .long 0xFFC44008
  459. GPIO4_OUTDT4_D: .long 0x04000000
  460. CCR_A: .long 0xFF00001C
  461. CCR_D: .long 0x0000090B
  462. SR_MASK_D: .long 0xEFFFFF0F