usb_uhci.h 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171
  1. /*
  2. * (C) Copyright 2001
  3. * Denis Peter, MPL AG Switzerland
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. *
  7. * Note: Part of this code has been derived from linux
  8. */
  9. #ifndef _USB_UHCI_H_
  10. #define _USB_UHCI_H_
  11. /* Command register */
  12. #define USBCMD 0
  13. #define USBCMD_RS 0x0001 /* Run/Stop */
  14. #define USBCMD_HCRESET 0x0002 /* Host reset */
  15. #define USBCMD_GRESET 0x0004 /* Global reset */
  16. #define USBCMD_EGSM 0x0008 /* Global Suspend Mode */
  17. #define USBCMD_FGR 0x0010 /* Force Global Resume */
  18. #define USBCMD_SWDBG 0x0020 /* SW Debug mode */
  19. #define USBCMD_CF 0x0040 /* Config Flag (sw only) */
  20. #define USBCMD_MAXP 0x0080 /* Max Packet (0 = 32, 1 = 64) */
  21. /* Status register */
  22. #define USBSTS 2
  23. #define USBSTS_USBINT 0x0001 /* Interrupt due to IOC */
  24. #define USBSTS_ERROR 0x0002 /* Interrupt due to error */
  25. #define USBSTS_RD 0x0004 /* Resume Detect */
  26. #define USBSTS_HSE 0x0008 /* Host System Error - basically PCI problems */
  27. #define USBSTS_HCPE 0x0010 /* Host Controller Process Error - the scripts were buggy */
  28. #define USBSTS_HCH 0x0020 /* HC Halted */
  29. /* Interrupt enable register */
  30. #define USBINTR 4
  31. #define USBINTR_TIMEOUT 0x0001 /* Timeout/CRC error enable */
  32. #define USBINTR_RESUME 0x0002 /* Resume interrupt enable */
  33. #define USBINTR_IOC 0x0004 /* Interrupt On Complete enable */
  34. #define USBINTR_SP 0x0008 /* Short packet interrupt enable */
  35. #define USBFRNUM 6
  36. #define USBFLBASEADD 8
  37. #define USBSOF 12
  38. /* USB port status and control registers */
  39. #define USBPORTSC1 16
  40. #define USBPORTSC2 18
  41. #define USBPORTSC_CCS 0x0001 /* Current Connect Status ("device present") */
  42. #define USBPORTSC_CSC 0x0002 /* Connect Status Change */
  43. #define USBPORTSC_PE 0x0004 /* Port Enable */
  44. #define USBPORTSC_PEC 0x0008 /* Port Enable Change */
  45. #define USBPORTSC_LS 0x0030 /* Line Status */
  46. #define USBPORTSC_RD 0x0040 /* Resume Detect */
  47. #define USBPORTSC_LSDA 0x0100 /* Low Speed Device Attached */
  48. #define USBPORTSC_PR 0x0200 /* Port Reset */
  49. #define USBPORTSC_SUSP 0x1000 /* Suspend */
  50. /* Legacy support register */
  51. #define USBLEGSUP 0xc0
  52. #define USBLEGSUP_DEFAULT 0x2000 /* only PIRQ enable set */
  53. #define UHCI_NULL_DATA_SIZE 0x7ff /* for UHCI controller TD */
  54. #define UHCI_PID 0xff /* PID MASK */
  55. #define UHCI_PTR_BITS 0x000F
  56. #define UHCI_PTR_TERM 0x0001
  57. #define UHCI_PTR_QH 0x0002
  58. #define UHCI_PTR_DEPTH 0x0004
  59. /* for TD <status>: */
  60. #define TD_CTRL_SPD (1 << 29) /* Short Packet Detect */
  61. #define TD_CTRL_C_ERR_MASK (3 << 27) /* Error Counter bits */
  62. #define TD_CTRL_LS (1 << 26) /* Low Speed Device */
  63. #define TD_CTRL_IOS (1 << 25) /* Isochronous Select */
  64. #define TD_CTRL_IOC (1 << 24) /* Interrupt on Complete */
  65. #define TD_CTRL_ACTIVE (1 << 23) /* TD Active */
  66. #define TD_CTRL_STALLED (1 << 22) /* TD Stalled */
  67. #define TD_CTRL_DBUFERR (1 << 21) /* Data Buffer Error */
  68. #define TD_CTRL_BABBLE (1 << 20) /* Babble Detected */
  69. #define TD_CTRL_NAK (1 << 19) /* NAK Received */
  70. #define TD_CTRL_CRCTIMEO (1 << 18) /* CRC/Time Out Error */
  71. #define TD_CTRL_BITSTUFF (1 << 17) /* Bit Stuff Error */
  72. #define TD_CTRL_ACTLEN_MASK 0x7ff /* actual length, encoded as n - 1 */
  73. #define TD_CTRL_ANY_ERROR (TD_CTRL_STALLED | TD_CTRL_DBUFERR | \
  74. TD_CTRL_BABBLE | TD_CTRL_CRCTIME | TD_CTRL_BITSTUFF)
  75. #define TD_TOKEN_TOGGLE 19
  76. /* ------------------------------------------------------------------------------------
  77. Virtual Root HUB
  78. ------------------------------------------------------------------------------------ */
  79. /* destination of request */
  80. #define RH_INTERFACE 0x01
  81. #define RH_ENDPOINT 0x02
  82. #define RH_OTHER 0x03
  83. #define RH_CLASS 0x20
  84. #define RH_VENDOR 0x40
  85. /* Requests: bRequest << 8 | bmRequestType */
  86. #define RH_GET_STATUS 0x0080
  87. #define RH_CLEAR_FEATURE 0x0100
  88. #define RH_SET_FEATURE 0x0300
  89. #define RH_SET_ADDRESS 0x0500
  90. #define RH_GET_DESCRIPTOR 0x0680
  91. #define RH_SET_DESCRIPTOR 0x0700
  92. #define RH_GET_CONFIGURATION 0x0880
  93. #define RH_SET_CONFIGURATION 0x0900
  94. #define RH_GET_STATE 0x0280
  95. #define RH_GET_INTERFACE 0x0A80
  96. #define RH_SET_INTERFACE 0x0B00
  97. #define RH_SYNC_FRAME 0x0C80
  98. /* Our Vendor Specific Request */
  99. #define RH_SET_EP 0x2000
  100. /* Hub port features */
  101. #define RH_PORT_CONNECTION 0x00
  102. #define RH_PORT_ENABLE 0x01
  103. #define RH_PORT_SUSPEND 0x02
  104. #define RH_PORT_OVER_CURRENT 0x03
  105. #define RH_PORT_RESET 0x04
  106. #define RH_PORT_POWER 0x08
  107. #define RH_PORT_LOW_SPEED 0x09
  108. #define RH_C_PORT_CONNECTION 0x10
  109. #define RH_C_PORT_ENABLE 0x11
  110. #define RH_C_PORT_SUSPEND 0x12
  111. #define RH_C_PORT_OVER_CURRENT 0x13
  112. #define RH_C_PORT_RESET 0x14
  113. /* Hub features */
  114. #define RH_C_HUB_LOCAL_POWER 0x00
  115. #define RH_C_HUB_OVER_CURRENT 0x01
  116. #define RH_DEVICE_REMOTE_WAKEUP 0x00
  117. #define RH_ENDPOINT_STALL 0x01
  118. /* Our Vendor Specific feature */
  119. #define RH_REMOVE_EP 0x00
  120. #define RH_ACK 0x01
  121. #define RH_REQ_ERR -1
  122. #define RH_NACK 0x00
  123. /* Transfer descriptor structure */
  124. typedef struct {
  125. unsigned long link; /* next td/qh (LE)*/
  126. unsigned long status; /* status of the td */
  127. unsigned long info; /* Max Lenght / Endpoint / device address and PID */
  128. unsigned long buffer; /* pointer to data buffer (LE) */
  129. unsigned long dev_ptr; /* pointer to the assigned device (BE) */
  130. unsigned long res[3]; /* reserved (TDs must be 8Byte aligned) */
  131. } uhci_td_t, *puhci_td_t;
  132. /* Queue Header structure */
  133. typedef struct {
  134. unsigned long head; /* Next QH (LE)*/
  135. unsigned long element; /* Queue element pointer (LE) */
  136. unsigned long res[5]; /* reserved */
  137. unsigned long dev_ptr; /* if 0 no tds have been assigned to this qh */
  138. } uhci_qh_t, *puhci_qh_t;
  139. struct virt_root_hub {
  140. int devnum; /* Address of Root Hub endpoint */
  141. int numports; /* number of ports */
  142. int c_p_r[8]; /* C_PORT_RESET */
  143. };
  144. #endif /* _USB_UHCI_H_ */