eth_t102xrdb.c 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145
  1. /*
  2. * Copyright 2014 Freescale Semiconductor, Inc.
  3. *
  4. * Shengzhou Liu <Shengzhou.Liu@freescale.com>
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <common.h>
  9. #include <command.h>
  10. #include <netdev.h>
  11. #include <asm/mmu.h>
  12. #include <asm/processor.h>
  13. #include <asm/immap_85xx.h>
  14. #include <asm/fsl_law.h>
  15. #include <asm/fsl_serdes.h>
  16. #include <asm/fsl_portals.h>
  17. #include <asm/fsl_liodn.h>
  18. #include <malloc.h>
  19. #include <fm_eth.h>
  20. #include <fsl_mdio.h>
  21. #include <miiphy.h>
  22. #include <phy.h>
  23. #include <fsl_dtsec.h>
  24. #include <asm/fsl_serdes.h>
  25. #include "../common/fman.h"
  26. int board_eth_init(bd_t *bis)
  27. {
  28. #if defined(CONFIG_FMAN_ENET)
  29. int i, interface;
  30. struct memac_mdio_info dtsec_mdio_info;
  31. struct memac_mdio_info tgec_mdio_info;
  32. struct mii_dev *dev;
  33. ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  34. u32 srds_s1;
  35. srds_s1 = in_be32(&gur->rcwsr[4]) &
  36. FSL_CORENET2_RCWSR4_SRDS1_PRTCL;
  37. srds_s1 >>= FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT;
  38. dtsec_mdio_info.regs =
  39. (struct memac_mdio_controller *)CONFIG_SYS_FM1_DTSEC_MDIO_ADDR;
  40. dtsec_mdio_info.name = DEFAULT_FM_MDIO_NAME;
  41. /* Register the 1G MDIO bus */
  42. fm_memac_mdio_init(bis, &dtsec_mdio_info);
  43. tgec_mdio_info.regs =
  44. (struct memac_mdio_controller *)CONFIG_SYS_FM1_TGEC_MDIO_ADDR;
  45. tgec_mdio_info.name = DEFAULT_FM_TGEC_MDIO_NAME;
  46. /* Register the 10G MDIO bus */
  47. fm_memac_mdio_init(bis, &tgec_mdio_info);
  48. /* Set the on-board RGMII PHY address */
  49. fm_info_set_phy_address(FM1_DTSEC4, RGMII_PHY1_ADDR);
  50. switch (srds_s1) {
  51. #ifdef CONFIG_TARGET_T1024RDB
  52. case 0x95:
  53. /* set the on-board RGMII2 PHY */
  54. fm_info_set_phy_address(FM1_DTSEC3, RGMII_PHY2_ADDR);
  55. /* set 10G XFI with Aquantia AQR105 PHY */
  56. fm_info_set_phy_address(FM1_10GEC1, FM1_10GEC1_PHY_ADDR);
  57. break;
  58. #endif
  59. case 0x6a:
  60. case 0x6b:
  61. case 0x77:
  62. case 0x135:
  63. /* set the on-board 2.5G SGMII AQR105 PHY */
  64. fm_info_set_phy_address(FM1_DTSEC3, SGMII_AQR_PHY_ADDR);
  65. #ifdef CONFIG_TARGET_T1023RDB
  66. /* set the on-board 1G SGMII RTL8211F PHY */
  67. fm_info_set_phy_address(FM1_DTSEC1, SGMII_RTK_PHY_ADDR);
  68. #endif
  69. break;
  70. default:
  71. printf("SerDes protocol 0x%x is not supported on T102xRDB\n",
  72. srds_s1);
  73. break;
  74. }
  75. for (i = FM1_DTSEC1; i < FM1_DTSEC1 + CONFIG_SYS_NUM_FM1_DTSEC; i++) {
  76. interface = fm_info_get_enet_if(i);
  77. switch (interface) {
  78. case PHY_INTERFACE_MODE_RGMII:
  79. dev = miiphy_get_dev_by_name(DEFAULT_FM_MDIO_NAME);
  80. fm_info_set_mdio(i, dev);
  81. break;
  82. case PHY_INTERFACE_MODE_SGMII:
  83. #if defined(CONFIG_TARGET_T1023RDB)
  84. dev = miiphy_get_dev_by_name(DEFAULT_FM_MDIO_NAME);
  85. #elif defined(CONFIG_TARGET_T1024RDB)
  86. dev = miiphy_get_dev_by_name(DEFAULT_FM_TGEC_MDIO_NAME);
  87. #endif
  88. fm_info_set_mdio(i, dev);
  89. break;
  90. case PHY_INTERFACE_MODE_SGMII_2500:
  91. dev = miiphy_get_dev_by_name(DEFAULT_FM_TGEC_MDIO_NAME);
  92. fm_info_set_mdio(i, dev);
  93. break;
  94. default:
  95. break;
  96. }
  97. }
  98. for (i = FM1_10GEC1; i < FM1_10GEC1 + CONFIG_SYS_NUM_FM1_10GEC; i++) {
  99. switch (fm_info_get_enet_if(i)) {
  100. case PHY_INTERFACE_MODE_XGMII:
  101. dev = miiphy_get_dev_by_name(DEFAULT_FM_TGEC_MDIO_NAME);
  102. fm_info_set_mdio(i, dev);
  103. break;
  104. default:
  105. break;
  106. }
  107. }
  108. cpu_eth_init(bis);
  109. #endif /* CONFIG_FMAN_ENET */
  110. return pci_eth_init(bis);
  111. }
  112. void board_ft_fman_fixup_port(void *fdt, char *compat, phys_addr_t addr,
  113. enum fm_port port, int offset)
  114. {
  115. #if defined(CONFIG_TARGET_T1024RDB)
  116. if (((fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_SGMII_2500) ||
  117. (fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_SGMII)) &&
  118. (port == FM1_DTSEC3)) {
  119. fdt_set_phy_handle(fdt, compat, addr, "sg_2500_aqr105_phy4");
  120. fdt_setprop_string(fdt, offset, "phy-connection-type",
  121. "sgmii-2500");
  122. fdt_status_disabled_by_alias(fdt, "xg_aqr105_phy3");
  123. }
  124. #endif
  125. }
  126. void fdt_fixup_board_enet(void *fdt)
  127. {
  128. }