diu_ch7301.c 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136
  1. /*
  2. * Copyright 2014 Freescale Semiconductor, Inc.
  3. * Authors: Priyanka Jain <Priyanka.Jain@freescale.com>
  4. * Wang Dongsheng <dongsheng.wang@freescale.com>
  5. *
  6. * This file is copied and modified from the original t1040qds/diu.c.
  7. * Encoder can be used in T104x and LSx Platform.
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #include <common.h>
  12. #include <stdio_dev.h>
  13. #include <i2c.h>
  14. #define I2C_DVI_INPUT_DATA_FORMAT_REG 0x1F
  15. #define I2C_DVI_PLL_CHARGE_CNTL_REG 0x33
  16. #define I2C_DVI_PLL_DIVIDER_REG 0x34
  17. #define I2C_DVI_PLL_SUPPLY_CNTL_REG 0x35
  18. #define I2C_DVI_PLL_FILTER_REG 0x36
  19. #define I2C_DVI_TEST_PATTERN_REG 0x48
  20. #define I2C_DVI_POWER_MGMT_REG 0x49
  21. #define I2C_DVI_LOCK_STATE_REG 0x4D
  22. #define I2C_DVI_SYNC_POLARITY_REG 0x56
  23. /*
  24. * Set VSYNC/HSYNC to active high. This is polarity of sync signals
  25. * from DIU->DVI. The DIU default is active igh, so DVI is set to
  26. * active high.
  27. */
  28. #define I2C_DVI_INPUT_DATA_FORMAT_VAL 0x98
  29. #define I2C_DVI_PLL_CHARGE_CNTL_HIGH_SPEED_VAL 0x06
  30. #define I2C_DVI_PLL_DIVIDER_HIGH_SPEED_VAL 0x26
  31. #define I2C_DVI_PLL_FILTER_HIGH_SPEED_VAL 0xA0
  32. #define I2C_DVI_PLL_CHARGE_CNTL_LOW_SPEED_VAL 0x08
  33. #define I2C_DVI_PLL_DIVIDER_LOW_SPEED_VAL 0x16
  34. #define I2C_DVI_PLL_FILTER_LOW_SPEED_VAL 0x60
  35. /* Clear test pattern */
  36. #define I2C_DVI_TEST_PATTERN_VAL 0x18
  37. /* Exit Power-down mode */
  38. #define I2C_DVI_POWER_MGMT_VAL 0xC0
  39. /* Monitor polarity is handled via DVI Sync Polarity Register */
  40. #define I2C_DVI_SYNC_POLARITY_VAL 0x00
  41. /* Programming of HDMI Chrontel CH7301 connector */
  42. int diu_set_dvi_encoder(unsigned int pixclock)
  43. {
  44. int ret;
  45. u8 temp;
  46. temp = I2C_DVI_TEST_PATTERN_VAL;
  47. ret = i2c_write(CONFIG_SYS_I2C_DVI_ADDR, I2C_DVI_TEST_PATTERN_REG, 1,
  48. &temp, 1);
  49. if (ret) {
  50. puts("I2C: failed to select proper dvi test pattern\n");
  51. return ret;
  52. }
  53. temp = I2C_DVI_INPUT_DATA_FORMAT_VAL;
  54. ret = i2c_write(CONFIG_SYS_I2C_DVI_ADDR, I2C_DVI_INPUT_DATA_FORMAT_REG,
  55. 1, &temp, 1);
  56. if (ret) {
  57. puts("I2C: failed to select dvi input data format\n");
  58. return ret;
  59. }
  60. /* Set Sync polarity register */
  61. temp = I2C_DVI_SYNC_POLARITY_VAL;
  62. ret = i2c_write(CONFIG_SYS_I2C_DVI_ADDR, I2C_DVI_SYNC_POLARITY_REG, 1,
  63. &temp, 1);
  64. if (ret) {
  65. puts("I2C: failed to select dvi syc polarity\n");
  66. return ret;
  67. }
  68. /* Set PLL registers based on pixel clock rate*/
  69. if (pixclock > 65000000) {
  70. temp = I2C_DVI_PLL_CHARGE_CNTL_HIGH_SPEED_VAL;
  71. ret = i2c_write(CONFIG_SYS_I2C_DVI_ADDR,
  72. I2C_DVI_PLL_CHARGE_CNTL_REG, 1, &temp, 1);
  73. if (ret) {
  74. puts("I2C: failed to select dvi pll charge_cntl\n");
  75. return ret;
  76. }
  77. temp = I2C_DVI_PLL_DIVIDER_HIGH_SPEED_VAL;
  78. ret = i2c_write(CONFIG_SYS_I2C_DVI_ADDR,
  79. I2C_DVI_PLL_DIVIDER_REG, 1, &temp, 1);
  80. if (ret) {
  81. puts("I2C: failed to select dvi pll divider\n");
  82. return ret;
  83. }
  84. temp = I2C_DVI_PLL_FILTER_HIGH_SPEED_VAL;
  85. ret = i2c_write(CONFIG_SYS_I2C_DVI_ADDR,
  86. I2C_DVI_PLL_FILTER_REG, 1, &temp, 1);
  87. if (ret) {
  88. puts("I2C: failed to select dvi pll filter\n");
  89. return ret;
  90. }
  91. } else {
  92. temp = I2C_DVI_PLL_CHARGE_CNTL_LOW_SPEED_VAL;
  93. ret = i2c_write(CONFIG_SYS_I2C_DVI_ADDR,
  94. I2C_DVI_PLL_CHARGE_CNTL_REG, 1, &temp, 1);
  95. if (ret) {
  96. puts("I2C: failed to select dvi pll charge_cntl\n");
  97. return ret;
  98. }
  99. temp = I2C_DVI_PLL_DIVIDER_LOW_SPEED_VAL;
  100. ret = i2c_write(CONFIG_SYS_I2C_DVI_ADDR,
  101. I2C_DVI_PLL_DIVIDER_REG, 1, &temp, 1);
  102. if (ret) {
  103. puts("I2C: failed to select dvi pll divider\n");
  104. return ret;
  105. }
  106. temp = I2C_DVI_PLL_FILTER_LOW_SPEED_VAL;
  107. ret = i2c_write(CONFIG_SYS_I2C_DVI_ADDR,
  108. I2C_DVI_PLL_FILTER_REG, 1, &temp, 1);
  109. if (ret) {
  110. puts("I2C: failed to select dvi pll filter\n");
  111. return ret;
  112. }
  113. }
  114. temp = I2C_DVI_POWER_MGMT_VAL;
  115. ret = i2c_write(CONFIG_SYS_I2C_DVI_ADDR, I2C_DVI_POWER_MGMT_REG, 1,
  116. &temp, 1);
  117. if (ret) {
  118. puts("I2C: failed to select dvi power mgmt\n");
  119. return ret;
  120. }
  121. udelay(500);
  122. return 0;
  123. }