spl_minimal.c 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104
  1. /*
  2. * Copyright 2013 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <ns16550.h>
  8. #include <asm/io.h>
  9. #include <nand.h>
  10. #include <linux/compiler.h>
  11. #include <asm/fsl_law.h>
  12. #include <fsl_ddr_sdram.h>
  13. #include <asm/global_data.h>
  14. DECLARE_GLOBAL_DATA_PTR;
  15. /*
  16. * Fixed sdram init -- doesn't use serial presence detect.
  17. */
  18. static void sdram_init(void)
  19. {
  20. struct ccsr_ddr __iomem *ddr =
  21. (struct ccsr_ddr __iomem *)CONFIG_SYS_FSL_DDR_ADDR;
  22. __raw_writel(CONFIG_SYS_DDR_CS0_BNDS, &ddr->cs0_bnds);
  23. __raw_writel(CONFIG_SYS_DDR_CS0_CONFIG, &ddr->cs0_config);
  24. #if CONFIG_CHIP_SELECTS_PER_CTRL > 1
  25. __raw_writel(CONFIG_SYS_DDR_CS1_BNDS, &ddr->cs1_bnds);
  26. __raw_writel(CONFIG_SYS_DDR_CS1_CONFIG, &ddr->cs1_config);
  27. #endif
  28. __raw_writel(CONFIG_SYS_DDR_TIMING_3_800, &ddr->timing_cfg_3);
  29. __raw_writel(CONFIG_SYS_DDR_TIMING_0_800, &ddr->timing_cfg_0);
  30. __raw_writel(CONFIG_SYS_DDR_TIMING_1_800, &ddr->timing_cfg_1);
  31. __raw_writel(CONFIG_SYS_DDR_TIMING_2_800, &ddr->timing_cfg_2);
  32. __raw_writel(CONFIG_SYS_DDR_CONTROL_2, &ddr->sdram_cfg_2);
  33. __raw_writel(CONFIG_SYS_DDR_MODE_1_800, &ddr->sdram_mode);
  34. __raw_writel(CONFIG_SYS_DDR_MODE_2_800, &ddr->sdram_mode_2);
  35. __raw_writel(CONFIG_SYS_DDR_INTERVAL_800, &ddr->sdram_interval);
  36. __raw_writel(CONFIG_SYS_DDR_DATA_INIT, &ddr->sdram_data_init);
  37. __raw_writel(CONFIG_SYS_DDR_CLK_CTRL_800, &ddr->sdram_clk_cntl);
  38. __raw_writel(CONFIG_SYS_DDR_WRLVL_CONTROL_800, &ddr->ddr_wrlvl_cntl);
  39. __raw_writel(CONFIG_SYS_DDR_TIMING_4, &ddr->timing_cfg_4);
  40. __raw_writel(CONFIG_SYS_DDR_TIMING_5, &ddr->timing_cfg_5);
  41. __raw_writel(CONFIG_SYS_DDR_ZQ_CONTROL, &ddr->ddr_zq_cntl);
  42. /* Set, but do not enable the memory */
  43. __raw_writel(CONFIG_SYS_DDR_CONTROL & ~SDRAM_CFG_MEM_EN, &ddr->sdram_cfg);
  44. asm volatile("sync;isync");
  45. udelay(500);
  46. /* Let the controller go */
  47. out_be32(&ddr->sdram_cfg, in_be32(&ddr->sdram_cfg) | SDRAM_CFG_MEM_EN);
  48. set_next_law(CONFIG_SYS_NAND_DDR_LAW, LAW_SIZE_1G, LAW_TRGT_IF_DDR_1);
  49. }
  50. void board_init_f(ulong bootflag)
  51. {
  52. u32 plat_ratio;
  53. ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
  54. /* initialize selected port with appropriate baud rate */
  55. plat_ratio = in_be32(&gur->porpllsr) & MPC85xx_PORPLLSR_PLAT_RATIO;
  56. plat_ratio >>= 1;
  57. gd->bus_clk = CONFIG_SYS_CLK_FREQ * plat_ratio;
  58. NS16550_init((NS16550_t)CONFIG_SYS_NS16550_COM1,
  59. gd->bus_clk / 16 / CONFIG_BAUDRATE);
  60. puts("\nNAND boot... ");
  61. /* Initialize the DDR3 */
  62. sdram_init();
  63. /* copy code to RAM and jump to it - this should not return */
  64. /* NOTE - code has to be copied out of NAND buffer before
  65. * other blocks can be read.
  66. */
  67. relocate_code(CONFIG_SPL_RELOC_STACK, 0, CONFIG_SPL_RELOC_TEXT_BASE);
  68. }
  69. void board_init_r(gd_t *gd, ulong dest_addr)
  70. {
  71. nand_boot();
  72. }
  73. void putc(char c)
  74. {
  75. if (c == '\n')
  76. NS16550_putc((NS16550_t)CONFIG_SYS_NS16550_COM1, '\r');
  77. NS16550_putc((NS16550_t)CONFIG_SYS_NS16550_COM1, c);
  78. }
  79. void puts(const char *str)
  80. {
  81. while (*str)
  82. putc(*str++);
  83. }