ddr.c 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171
  1. /*
  2. * Copyright 2011-2012 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <asm/mmu.h>
  8. #include <asm/immap_85xx.h>
  9. #include <asm/processor.h>
  10. #include <fsl_ddr_sdram.h>
  11. #include <fsl_ddr_dimm_params.h>
  12. #include <asm/io.h>
  13. #include <asm/fsl_law.h>
  14. DECLARE_GLOBAL_DATA_PTR;
  15. #ifndef CONFIG_SYS_DDR_RAW_TIMING
  16. #define CONFIG_SYS_DRAM_SIZE 1024
  17. fsl_ddr_cfg_regs_t ddr_cfg_regs_800 = {
  18. .cs[0].bnds = CONFIG_SYS_DDR_CS0_BNDS,
  19. .cs[0].config = CONFIG_SYS_DDR_CS0_CONFIG,
  20. .cs[0].config_2 = CONFIG_SYS_DDR_CS0_CONFIG_2,
  21. .timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3_800,
  22. .timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0_800,
  23. .timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1_800,
  24. .timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2_800,
  25. .ddr_sdram_cfg = CONFIG_SYS_DDR_CONTROL,
  26. .ddr_sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL_2,
  27. .ddr_sdram_mode = CONFIG_SYS_DDR_MODE_1_800,
  28. .ddr_sdram_mode_2 = CONFIG_SYS_DDR_MODE_2_800,
  29. .ddr_sdram_md_cntl = CONFIG_SYS_DDR_MODE_CONTROL,
  30. .ddr_sdram_interval = CONFIG_SYS_DDR_INTERVAL_800,
  31. .ddr_data_init = CONFIG_MEM_INIT_VALUE,
  32. .ddr_sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL_800,
  33. .ddr_init_addr = CONFIG_SYS_DDR_INIT_ADDR,
  34. .ddr_init_ext_addr = CONFIG_SYS_DDR_INIT_EXT_ADDR,
  35. .timing_cfg_4 = CONFIG_SYS_DDR_TIMING_4,
  36. .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
  37. .ddr_zq_cntl = CONFIG_SYS_DDR_ZQ_CONTROL,
  38. .ddr_wrlvl_cntl = CONFIG_SYS_DDR_WRLVL_CONTROL_800,
  39. .ddr_sr_cntr = CONFIG_SYS_DDR_SR_CNTR,
  40. .ddr_sdram_rcw_1 = CONFIG_SYS_DDR_RCW_1,
  41. .ddr_sdram_rcw_2 = CONFIG_SYS_DDR_RCW_2
  42. };
  43. fixed_ddr_parm_t fixed_ddr_parm_0[] = {
  44. {750, 850, &ddr_cfg_regs_800},
  45. {0, 0, NULL}
  46. };
  47. unsigned long get_sdram_size(void)
  48. {
  49. return get_ram_size(CONFIG_SYS_DDR_SDRAM_BASE, CONFIG_SYS_DRAM_SIZE);
  50. }
  51. /*
  52. * Fixed sdram init -- doesn't use serial presence detect.
  53. */
  54. phys_size_t fixed_sdram(void)
  55. {
  56. int i;
  57. char buf[32];
  58. fsl_ddr_cfg_regs_t ddr_cfg_regs;
  59. phys_size_t ddr_size;
  60. ulong ddr_freq, ddr_freq_mhz;
  61. ddr_freq = get_ddr_freq(0);
  62. ddr_freq_mhz = ddr_freq / 1000000;
  63. printf("Configuring DDR for %s MT/s data rate\n",
  64. strmhz(buf, ddr_freq));
  65. for (i = 0; fixed_ddr_parm_0[i].max_freq > 0; i++) {
  66. if ((ddr_freq_mhz > fixed_ddr_parm_0[i].min_freq) &&
  67. (ddr_freq_mhz <= fixed_ddr_parm_0[i].max_freq)) {
  68. memcpy(&ddr_cfg_regs, fixed_ddr_parm_0[i].ddr_settings,
  69. sizeof(ddr_cfg_regs));
  70. break;
  71. }
  72. }
  73. if (fixed_ddr_parm_0[i].max_freq == 0) {
  74. panic("Unsupported DDR data rate %s MT/s data rate\n",
  75. strmhz(buf, ddr_freq));
  76. }
  77. ddr_size = (phys_size_t) CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  78. fsl_ddr_set_memctl_regs(&ddr_cfg_regs, 0, 0);
  79. if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE, ddr_size,
  80. LAW_TRGT_IF_DDR_1) < 0) {
  81. printf("ERROR setting Local Access Windows for DDR\n");
  82. return 0;
  83. }
  84. return ddr_size;
  85. }
  86. #else /* CONFIG_SYS_DDR_RAW_TIMING */
  87. /* Micron MT41J256M8HX-15E */
  88. dimm_params_t ddr_raw_timing = {
  89. .n_ranks = 1,
  90. .rank_density = 1073741824u,
  91. .capacity = 1073741824u,
  92. .primary_sdram_width = 32,
  93. .ec_sdram_width = 0,
  94. .registered_dimm = 0,
  95. .mirrored_dimm = 0,
  96. .n_row_addr = 15,
  97. .n_col_addr = 10,
  98. .n_banks_per_sdram_device = 8,
  99. .edc_config = 0,
  100. .burst_lengths_bitmask = 0x0c,
  101. .tckmin_x_ps = 1870,
  102. .caslat_x = 0x1e << 4, /* 5,6,7,8 */
  103. .taa_ps = 13125,
  104. .twr_ps = 15000,
  105. .trcd_ps = 13125,
  106. .trrd_ps = 7500,
  107. .trp_ps = 13125,
  108. .tras_ps = 37500,
  109. .trc_ps = 50625,
  110. .trfc_ps = 160000,
  111. .twtr_ps = 7500,
  112. .trtp_ps = 7500,
  113. .refresh_rate_ps = 7800000,
  114. .tfaw_ps = 37500,
  115. };
  116. int fsl_ddr_get_dimm_params(dimm_params_t *pdimm,
  117. unsigned int controller_number,
  118. unsigned int dimm_number)
  119. {
  120. const char dimm_model[] = "Fixed DDR on board";
  121. if ((controller_number == 0) && (dimm_number == 0)) {
  122. memcpy(pdimm, &ddr_raw_timing, sizeof(dimm_params_t));
  123. memset(pdimm->mpart, 0, sizeof(pdimm->mpart));
  124. memcpy(pdimm->mpart, dimm_model, sizeof(dimm_model) - 1);
  125. }
  126. return 0;
  127. }
  128. void fsl_ddr_board_options(memctl_options_t *popts,
  129. dimm_params_t *pdimm,
  130. unsigned int ctrl_num)
  131. {
  132. int i;
  133. popts->clk_adjust = 6;
  134. popts->cpo_override = 0x1f;
  135. popts->write_data_delay = 2;
  136. popts->half_strength_driver_enable = 1;
  137. /* Write leveling override */
  138. popts->wrlvl_en = 1;
  139. popts->wrlvl_override = 1;
  140. popts->wrlvl_sample = 0xf;
  141. popts->wrlvl_start = 0x8;
  142. popts->trwt_override = 1;
  143. popts->trwt = 0;
  144. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  145. popts->cs_local_opts[i].odt_rd_cfg = FSL_DDR_ODT_NEVER;
  146. popts->cs_local_opts[i].odt_wr_cfg = FSL_DDR_ODT_CS;
  147. }
  148. }
  149. #endif /* CONFIG_SYS_DDR_RAW_TIMING */