m53evk.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402
  1. /*
  2. * DENX M53 module
  3. *
  4. * Copyright (C) 2012-2013 Marek Vasut <marex@denx.de>
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <common.h>
  9. #include <asm/io.h>
  10. #include <asm/arch/imx-regs.h>
  11. #include <asm/arch/sys_proto.h>
  12. #include <asm/arch/crm_regs.h>
  13. #include <asm/arch/clock.h>
  14. #include <asm/arch/iomux-mx53.h>
  15. #include <asm/imx-common/mx5_video.h>
  16. #include <asm/spl.h>
  17. #include <linux/errno.h>
  18. #include <netdev.h>
  19. #include <i2c.h>
  20. #include <mmc.h>
  21. #include <spl.h>
  22. #include <fsl_esdhc.h>
  23. #include <asm/gpio.h>
  24. #include <usb/ehci-ci.h>
  25. #include <linux/fb.h>
  26. #include <ipu_pixfmt.h>
  27. /* Special MXCFB sync flags are here. */
  28. #include "../drivers/video/mxcfb.h"
  29. DECLARE_GLOBAL_DATA_PTR;
  30. static uint32_t mx53_dram_size[2];
  31. phys_size_t get_effective_memsize(void)
  32. {
  33. /*
  34. * WARNING: We must override get_effective_memsize() function here
  35. * to report only the size of the first DRAM bank. This is to make
  36. * U-Boot relocator place U-Boot into valid memory, that is, at the
  37. * end of the first DRAM bank. If we did not override this function
  38. * like so, U-Boot would be placed at the address of the first DRAM
  39. * bank + total DRAM size - sizeof(uboot), which in the setup where
  40. * each DRAM bank contains 512MiB of DRAM would result in placing
  41. * U-Boot into invalid memory area close to the end of the first
  42. * DRAM bank.
  43. */
  44. return mx53_dram_size[0];
  45. }
  46. int dram_init(void)
  47. {
  48. mx53_dram_size[0] = get_ram_size((void *)PHYS_SDRAM_1, 1 << 30);
  49. mx53_dram_size[1] = get_ram_size((void *)PHYS_SDRAM_2, 1 << 30);
  50. gd->ram_size = mx53_dram_size[0] + mx53_dram_size[1];
  51. return 0;
  52. }
  53. void dram_init_banksize(void)
  54. {
  55. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  56. gd->bd->bi_dram[0].size = mx53_dram_size[0];
  57. gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
  58. gd->bd->bi_dram[1].size = mx53_dram_size[1];
  59. }
  60. static void setup_iomux_uart(void)
  61. {
  62. static const iomux_v3_cfg_t uart_pads[] = {
  63. MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX,
  64. MX53_PAD_PATA_DMARQ__UART2_TXD_MUX,
  65. };
  66. imx_iomux_v3_setup_multiple_pads(uart_pads, ARRAY_SIZE(uart_pads));
  67. }
  68. #ifdef CONFIG_USB_EHCI_MX5
  69. int board_ehci_hcd_init(int port)
  70. {
  71. if (port == 0) {
  72. /* USB OTG PWRON */
  73. imx_iomux_v3_setup_pad(NEW_PAD_CTRL(MX53_PAD_GPIO_4__GPIO1_4,
  74. PAD_CTL_PKE | PAD_CTL_DSE_HIGH));
  75. gpio_direction_output(IMX_GPIO_NR(1, 4), 0);
  76. /* USB OTG Over Current */
  77. imx_iomux_v3_setup_pad(MX53_PAD_GPIO_18__GPIO7_13);
  78. } else if (port == 1) {
  79. /* USB Host PWRON */
  80. imx_iomux_v3_setup_pad(NEW_PAD_CTRL(MX53_PAD_GPIO_2__GPIO1_2,
  81. PAD_CTL_PKE | PAD_CTL_DSE_HIGH));
  82. gpio_direction_output(IMX_GPIO_NR(1, 2), 0);
  83. /* USB Host Over Current */
  84. imx_iomux_v3_setup_pad(MX53_PAD_GPIO_3__USBOH3_USBH1_OC);
  85. }
  86. return 0;
  87. }
  88. #endif
  89. static void setup_iomux_fec(void)
  90. {
  91. static const iomux_v3_cfg_t fec_pads[] = {
  92. /* MDIO pads */
  93. NEW_PAD_CTRL(MX53_PAD_FEC_MDIO__FEC_MDIO, PAD_CTL_HYS |
  94. PAD_CTL_DSE_HIGH | PAD_CTL_PUS_22K_UP | PAD_CTL_ODE),
  95. NEW_PAD_CTRL(MX53_PAD_FEC_MDC__FEC_MDC, PAD_CTL_DSE_HIGH),
  96. /* FEC 0 pads */
  97. NEW_PAD_CTRL(MX53_PAD_FEC_CRS_DV__FEC_RX_DV,
  98. PAD_CTL_HYS | PAD_CTL_PKE),
  99. NEW_PAD_CTRL(MX53_PAD_FEC_REF_CLK__FEC_TX_CLK,
  100. PAD_CTL_HYS | PAD_CTL_PKE),
  101. NEW_PAD_CTRL(MX53_PAD_FEC_RX_ER__FEC_RX_ER,
  102. PAD_CTL_HYS | PAD_CTL_PKE),
  103. NEW_PAD_CTRL(MX53_PAD_FEC_TX_EN__FEC_TX_EN, PAD_CTL_DSE_HIGH),
  104. NEW_PAD_CTRL(MX53_PAD_FEC_RXD0__FEC_RDATA_0,
  105. PAD_CTL_HYS | PAD_CTL_PKE),
  106. NEW_PAD_CTRL(MX53_PAD_FEC_RXD1__FEC_RDATA_1,
  107. PAD_CTL_HYS | PAD_CTL_PKE),
  108. NEW_PAD_CTRL(MX53_PAD_FEC_TXD0__FEC_TDATA_0, PAD_CTL_DSE_HIGH),
  109. NEW_PAD_CTRL(MX53_PAD_FEC_TXD1__FEC_TDATA_1, PAD_CTL_DSE_HIGH),
  110. /* FEC 1 pads */
  111. NEW_PAD_CTRL(MX53_PAD_KEY_COL0__FEC_RDATA_3,
  112. PAD_CTL_HYS | PAD_CTL_PKE),
  113. NEW_PAD_CTRL(MX53_PAD_KEY_ROW0__FEC_TX_ER,
  114. PAD_CTL_HYS | PAD_CTL_PKE),
  115. NEW_PAD_CTRL(MX53_PAD_KEY_COL1__FEC_RX_CLK,
  116. PAD_CTL_HYS | PAD_CTL_PKE),
  117. NEW_PAD_CTRL(MX53_PAD_KEY_ROW1__FEC_COL,
  118. PAD_CTL_HYS | PAD_CTL_PKE),
  119. NEW_PAD_CTRL(MX53_PAD_KEY_COL2__FEC_RDATA_2,
  120. PAD_CTL_HYS | PAD_CTL_PKE),
  121. NEW_PAD_CTRL(MX53_PAD_KEY_ROW2__FEC_TDATA_2, PAD_CTL_DSE_HIGH),
  122. NEW_PAD_CTRL(MX53_PAD_KEY_COL3__FEC_CRS,
  123. PAD_CTL_HYS | PAD_CTL_PKE),
  124. NEW_PAD_CTRL(MX53_PAD_GPIO_19__FEC_TDATA_3, PAD_CTL_DSE_HIGH),
  125. };
  126. imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
  127. }
  128. #ifdef CONFIG_FSL_ESDHC
  129. struct fsl_esdhc_cfg esdhc_cfg = {
  130. MMC_SDHC1_BASE_ADDR,
  131. };
  132. int board_mmc_getcd(struct mmc *mmc)
  133. {
  134. imx_iomux_v3_setup_pad(MX53_PAD_GPIO_1__GPIO1_1);
  135. gpio_direction_input(IMX_GPIO_NR(1, 1));
  136. return !gpio_get_value(IMX_GPIO_NR(1, 1));
  137. }
  138. #define SD_CMD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_DSE_HIGH | \
  139. PAD_CTL_PUS_100K_UP)
  140. #define SD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | \
  141. PAD_CTL_DSE_HIGH)
  142. int board_mmc_init(bd_t *bis)
  143. {
  144. static const iomux_v3_cfg_t sd1_pads[] = {
  145. NEW_PAD_CTRL(MX53_PAD_SD1_CMD__ESDHC1_CMD, SD_CMD_PAD_CTRL),
  146. NEW_PAD_CTRL(MX53_PAD_SD1_CLK__ESDHC1_CLK, SD_PAD_CTRL),
  147. NEW_PAD_CTRL(MX53_PAD_SD1_DATA0__ESDHC1_DAT0, SD_PAD_CTRL),
  148. NEW_PAD_CTRL(MX53_PAD_SD1_DATA1__ESDHC1_DAT1, SD_PAD_CTRL),
  149. NEW_PAD_CTRL(MX53_PAD_SD1_DATA2__ESDHC1_DAT2, SD_PAD_CTRL),
  150. NEW_PAD_CTRL(MX53_PAD_SD1_DATA3__ESDHC1_DAT3, SD_PAD_CTRL),
  151. MX53_PAD_EIM_DA13__GPIO3_13,
  152. MX53_PAD_EIM_EB3__GPIO2_31, /* SD power */
  153. };
  154. esdhc_cfg.sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
  155. imx_iomux_v3_setup_multiple_pads(sd1_pads, ARRAY_SIZE(sd1_pads));
  156. /* GPIO 2_31 is SD power */
  157. gpio_direction_output(IMX_GPIO_NR(2, 31), 0);
  158. return fsl_esdhc_initialize(bis, &esdhc_cfg);
  159. }
  160. #endif
  161. #ifdef CONFIG_VIDEO
  162. static struct fb_videomode const ampire_wvga = {
  163. .name = "Ampire",
  164. .refresh = 60,
  165. .xres = 800,
  166. .yres = 480,
  167. .pixclock = 29851, /* picosecond (33.5 MHz) */
  168. .left_margin = 89,
  169. .right_margin = 164,
  170. .upper_margin = 23,
  171. .lower_margin = 10,
  172. .hsync_len = 10,
  173. .vsync_len = 10,
  174. .sync = FB_SYNC_CLK_LAT_FALL,
  175. };
  176. int board_video_skip(void)
  177. {
  178. int ret;
  179. ret = ipuv3_fb_init(&ampire_wvga, 1, IPU_PIX_FMT_RGB666);
  180. if (ret)
  181. printf("Ampire LCD cannot be configured: %d\n", ret);
  182. return ret;
  183. }
  184. #endif
  185. #define I2C_PAD_CTRL (PAD_CTL_SRE_FAST | PAD_CTL_DSE_HIGH | \
  186. PAD_CTL_PUS_100K_UP | PAD_CTL_ODE)
  187. static void setup_iomux_i2c(void)
  188. {
  189. static const iomux_v3_cfg_t i2c_pads[] = {
  190. NEW_PAD_CTRL(MX53_PAD_EIM_D16__I2C2_SDA, I2C_PAD_CTRL),
  191. NEW_PAD_CTRL(MX53_PAD_EIM_EB2__I2C2_SCL, I2C_PAD_CTRL),
  192. };
  193. imx_iomux_v3_setup_multiple_pads(i2c_pads, ARRAY_SIZE(i2c_pads));
  194. }
  195. static void setup_iomux_video(void)
  196. {
  197. static const iomux_v3_cfg_t lcd_pads[] = {
  198. MX53_PAD_EIM_DA9__IPU_DISP1_DAT_0,
  199. MX53_PAD_EIM_DA8__IPU_DISP1_DAT_1,
  200. MX53_PAD_EIM_DA7__IPU_DISP1_DAT_2,
  201. MX53_PAD_EIM_DA6__IPU_DISP1_DAT_3,
  202. MX53_PAD_EIM_DA5__IPU_DISP1_DAT_4,
  203. MX53_PAD_EIM_DA4__IPU_DISP1_DAT_5,
  204. MX53_PAD_EIM_DA3__IPU_DISP1_DAT_6,
  205. MX53_PAD_EIM_DA2__IPU_DISP1_DAT_7,
  206. MX53_PAD_EIM_DA1__IPU_DISP1_DAT_8,
  207. MX53_PAD_EIM_DA0__IPU_DISP1_DAT_9,
  208. MX53_PAD_EIM_EB1__IPU_DISP1_DAT_10,
  209. MX53_PAD_EIM_EB0__IPU_DISP1_DAT_11,
  210. MX53_PAD_EIM_A17__IPU_DISP1_DAT_12,
  211. MX53_PAD_EIM_A18__IPU_DISP1_DAT_13,
  212. MX53_PAD_EIM_A19__IPU_DISP1_DAT_14,
  213. MX53_PAD_EIM_A20__IPU_DISP1_DAT_15,
  214. MX53_PAD_EIM_A21__IPU_DISP1_DAT_16,
  215. MX53_PAD_EIM_A22__IPU_DISP1_DAT_17,
  216. MX53_PAD_EIM_A23__IPU_DISP1_DAT_18,
  217. MX53_PAD_EIM_A24__IPU_DISP1_DAT_19,
  218. MX53_PAD_EIM_D31__IPU_DISP1_DAT_20,
  219. MX53_PAD_EIM_D30__IPU_DISP1_DAT_21,
  220. MX53_PAD_EIM_D26__IPU_DISP1_DAT_22,
  221. MX53_PAD_EIM_D27__IPU_DISP1_DAT_23,
  222. MX53_PAD_EIM_A16__IPU_DI1_DISP_CLK,
  223. MX53_PAD_EIM_DA13__IPU_DI1_D0_CS,
  224. MX53_PAD_EIM_DA14__IPU_DI1_D1_CS,
  225. MX53_PAD_EIM_DA15__IPU_DI1_PIN1,
  226. MX53_PAD_EIM_DA11__IPU_DI1_PIN2,
  227. MX53_PAD_EIM_DA12__IPU_DI1_PIN3,
  228. MX53_PAD_EIM_A25__IPU_DI1_PIN12,
  229. MX53_PAD_EIM_DA10__IPU_DI1_PIN15,
  230. };
  231. imx_iomux_v3_setup_multiple_pads(lcd_pads, ARRAY_SIZE(lcd_pads));
  232. }
  233. static void setup_iomux_nand(void)
  234. {
  235. static const iomux_v3_cfg_t nand_pads[] = {
  236. NEW_PAD_CTRL(MX53_PAD_NANDF_WE_B__EMI_NANDF_WE_B,
  237. PAD_CTL_DSE_HIGH),
  238. NEW_PAD_CTRL(MX53_PAD_NANDF_RE_B__EMI_NANDF_RE_B,
  239. PAD_CTL_DSE_HIGH),
  240. NEW_PAD_CTRL(MX53_PAD_NANDF_CLE__EMI_NANDF_CLE,
  241. PAD_CTL_DSE_HIGH),
  242. NEW_PAD_CTRL(MX53_PAD_NANDF_ALE__EMI_NANDF_ALE,
  243. PAD_CTL_DSE_HIGH),
  244. NEW_PAD_CTRL(MX53_PAD_NANDF_WP_B__EMI_NANDF_WP_B,
  245. PAD_CTL_PUS_100K_UP),
  246. NEW_PAD_CTRL(MX53_PAD_NANDF_RB0__EMI_NANDF_RB_0,
  247. PAD_CTL_PUS_100K_UP),
  248. NEW_PAD_CTRL(MX53_PAD_NANDF_CS0__EMI_NANDF_CS_0,
  249. PAD_CTL_DSE_HIGH),
  250. NEW_PAD_CTRL(MX53_PAD_PATA_DATA0__EMI_NANDF_D_0,
  251. PAD_CTL_DSE_HIGH | PAD_CTL_PKE),
  252. NEW_PAD_CTRL(MX53_PAD_PATA_DATA1__EMI_NANDF_D_1,
  253. PAD_CTL_DSE_HIGH | PAD_CTL_PKE),
  254. NEW_PAD_CTRL(MX53_PAD_PATA_DATA2__EMI_NANDF_D_2,
  255. PAD_CTL_DSE_HIGH | PAD_CTL_PKE),
  256. NEW_PAD_CTRL(MX53_PAD_PATA_DATA3__EMI_NANDF_D_3,
  257. PAD_CTL_DSE_HIGH | PAD_CTL_PKE),
  258. NEW_PAD_CTRL(MX53_PAD_PATA_DATA4__EMI_NANDF_D_4,
  259. PAD_CTL_DSE_HIGH | PAD_CTL_PKE),
  260. NEW_PAD_CTRL(MX53_PAD_PATA_DATA5__EMI_NANDF_D_5,
  261. PAD_CTL_DSE_HIGH | PAD_CTL_PKE),
  262. NEW_PAD_CTRL(MX53_PAD_PATA_DATA6__EMI_NANDF_D_6,
  263. PAD_CTL_DSE_HIGH | PAD_CTL_PKE),
  264. NEW_PAD_CTRL(MX53_PAD_PATA_DATA7__EMI_NANDF_D_7,
  265. PAD_CTL_DSE_HIGH | PAD_CTL_PKE),
  266. };
  267. imx_iomux_v3_setup_multiple_pads(nand_pads, ARRAY_SIZE(nand_pads));
  268. }
  269. static void m53_set_clock(void)
  270. {
  271. int ret;
  272. const uint32_t ref_clk = MXC_HCLK;
  273. const uint32_t dramclk = 400;
  274. uint32_t cpuclk;
  275. imx_iomux_v3_setup_pad(NEW_PAD_CTRL(MX53_PAD_GPIO_10__GPIO4_0,
  276. PAD_CTL_DSE_HIGH | PAD_CTL_PKE));
  277. gpio_direction_input(IMX_GPIO_NR(4, 0));
  278. /* GPIO10 selects modules' CPU speed, 1 = 1200MHz ; 0 = 800MHz */
  279. cpuclk = gpio_get_value(IMX_GPIO_NR(4, 0)) ? 1200 : 800;
  280. ret = mxc_set_clock(ref_clk, cpuclk, MXC_ARM_CLK);
  281. if (ret)
  282. printf("CPU: Switch CPU clock to %dMHz failed\n", cpuclk);
  283. ret = mxc_set_clock(ref_clk, dramclk, MXC_PERIPH_CLK);
  284. if (ret) {
  285. printf("CPU: Switch peripheral clock to %dMHz failed\n",
  286. dramclk);
  287. }
  288. ret = mxc_set_clock(ref_clk, dramclk, MXC_DDR_CLK);
  289. if (ret)
  290. printf("CPU: Switch DDR clock to %dMHz failed\n", dramclk);
  291. }
  292. static void m53_set_nand(void)
  293. {
  294. u32 i;
  295. /* NAND flash is muxed on ATA pins */
  296. setbits_le32(M4IF_BASE_ADDR + 0xc, M4IF_GENP_WEIM_MM_MASK);
  297. /* Wait for Grant/Ack sequence (see EIM_CSnGCR2:MUX16_BYP_GRANT) */
  298. for (i = 0x4; i < 0x94; i += 0x18) {
  299. clrbits_le32(WEIM_BASE_ADDR + i,
  300. WEIM_GCR2_MUX16_BYP_GRANT_MASK);
  301. }
  302. mxc_set_clock(0, 33, MXC_NFC_CLK);
  303. enable_nfc_clk(1);
  304. }
  305. int board_early_init_f(void)
  306. {
  307. setup_iomux_uart();
  308. setup_iomux_fec();
  309. setup_iomux_i2c();
  310. setup_iomux_nand();
  311. setup_iomux_video();
  312. m53_set_clock();
  313. mxc_set_sata_internal_clock();
  314. /* NAND clock @ 33MHz */
  315. m53_set_nand();
  316. return 0;
  317. }
  318. int board_init(void)
  319. {
  320. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  321. return 0;
  322. }
  323. int checkboard(void)
  324. {
  325. puts("Board: DENX M53EVK\n");
  326. return 0;
  327. }
  328. /*
  329. * NAND SPL
  330. */
  331. #ifdef CONFIG_SPL_BUILD
  332. void spl_board_init(void)
  333. {
  334. setup_iomux_nand();
  335. m53_set_clock();
  336. m53_set_nand();
  337. }
  338. u32 spl_boot_device(void)
  339. {
  340. return BOOT_DEVICE_NAND;
  341. }
  342. #endif