mux.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143
  1. /*
  2. * Copyright (C) 2015 Compulab, Ltd.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <asm/arch/sys_proto.h>
  8. #include <asm/arch/mux.h>
  9. #include "board.h"
  10. static struct module_pin_mux rgmii1_pin_mux[] = {
  11. {OFFSET(mii1_txen), MODE(2)},
  12. {OFFSET(mii1_txd3), MODE(2)},
  13. {OFFSET(mii1_txd2), MODE(2)},
  14. {OFFSET(mii1_txd1), MODE(2)},
  15. {OFFSET(mii1_txd0), MODE(2)},
  16. {OFFSET(mii1_txclk), MODE(2)},
  17. {OFFSET(mii1_rxdv), MODE(2) | RXACTIVE | PULLDOWN_EN},
  18. {OFFSET(mii1_rxclk), MODE(2) | RXACTIVE | PULLDOWN_EN},
  19. {OFFSET(mii1_rxd3), MODE(2) | RXACTIVE | PULLDOWN_EN},
  20. {OFFSET(mii1_rxd2), MODE(2) | RXACTIVE | PULLDOWN_EN},
  21. {OFFSET(mii1_rxd1), MODE(2) | RXACTIVE | PULLDOWN_EN},
  22. {OFFSET(mii1_rxd0), MODE(2) | RXACTIVE | PULLDOWN_EN},
  23. {-1},
  24. };
  25. static struct module_pin_mux rgmii2_pin_mux[] = {
  26. {OFFSET(gpmc_a0), MODE(2)}, /* txen */
  27. {OFFSET(gpmc_a2), MODE(2)}, /* txd3 */
  28. {OFFSET(gpmc_a3), MODE(2)}, /* txd2 */
  29. {OFFSET(gpmc_a4), MODE(2)}, /* txd1 */
  30. {OFFSET(gpmc_a5), MODE(2)}, /* txd0 */
  31. {OFFSET(gpmc_a6), MODE(2)}, /* txclk */
  32. {OFFSET(gpmc_a1), MODE(2) | RXACTIVE | PULLDOWN_EN}, /* rxvd */
  33. {OFFSET(gpmc_a7), MODE(2) | RXACTIVE | PULLDOWN_EN}, /* rxclk */
  34. {OFFSET(gpmc_a8), MODE(2) | RXACTIVE | PULLDOWN_EN}, /* rxd3 */
  35. {OFFSET(gpmc_a9), MODE(2) | RXACTIVE | PULLDOWN_EN}, /* rxd2 */
  36. {OFFSET(gpmc_a10), MODE(2) | RXACTIVE | PULLDOWN_EN}, /* rxd1 */
  37. {OFFSET(gpmc_a11), MODE(2) | RXACTIVE | PULLUP_EN}, /* rxd0 */
  38. {-1},
  39. };
  40. static struct module_pin_mux mdio_pin_mux[] = {
  41. {OFFSET(mdio_data), (MODE(0) | PULLUP_EN | RXACTIVE)},
  42. {OFFSET(mdio_clk), (MODE(0) | PULLUP_EN)},
  43. {-1},
  44. };
  45. static struct module_pin_mux uart0_pin_mux[] = {
  46. {OFFSET(uart0_rxd), (MODE(0) | PULLUP_EN | RXACTIVE | SLEWCTRL)},
  47. {OFFSET(uart0_txd), (MODE(0) | PULLUDDIS | PULLUP_EN | SLEWCTRL)},
  48. {-1},
  49. };
  50. static struct module_pin_mux mmc0_pin_mux[] = {
  51. {OFFSET(mmc0_clk), (MODE(0) | PULLUDDIS | RXACTIVE)},
  52. {OFFSET(mmc0_cmd), (MODE(0) | PULLUP_EN | RXACTIVE)},
  53. {OFFSET(mmc0_dat0), (MODE(0) | PULLUP_EN | RXACTIVE)},
  54. {OFFSET(mmc0_dat1), (MODE(0) | PULLUP_EN | RXACTIVE)},
  55. {OFFSET(mmc0_dat2), (MODE(0) | PULLUP_EN | RXACTIVE)},
  56. {OFFSET(mmc0_dat3), (MODE(0) | PULLUP_EN | RXACTIVE)},
  57. {-1},
  58. };
  59. static struct module_pin_mux i2c_pin_mux[] = {
  60. {OFFSET(i2c0_sda), (MODE(0) | PULLUP_EN | RXACTIVE | SLEWCTRL)},
  61. {OFFSET(i2c0_scl), (MODE(0) | PULLUP_EN | RXACTIVE | SLEWCTRL)},
  62. {OFFSET(spi2_sclk), (MODE(1) | PULLUP_EN | RXACTIVE | SLEWCTRL)},
  63. {OFFSET(spi2_cs0), (MODE(1) | PULLUP_EN | RXACTIVE | SLEWCTRL)},
  64. {-1},
  65. };
  66. static struct module_pin_mux nand_pin_mux[] = {
  67. {OFFSET(gpmc_ad0), (MODE(0) | PULLUDDIS | RXACTIVE)},
  68. {OFFSET(gpmc_ad1), (MODE(0) | PULLUDDIS | RXACTIVE)},
  69. {OFFSET(gpmc_ad2), (MODE(0) | PULLUDDIS | RXACTIVE)},
  70. {OFFSET(gpmc_ad3), (MODE(0) | PULLUDDIS | RXACTIVE)},
  71. {OFFSET(gpmc_ad4), (MODE(0) | PULLUDDIS | RXACTIVE)},
  72. {OFFSET(gpmc_ad5), (MODE(0) | PULLUDDIS | RXACTIVE)},
  73. {OFFSET(gpmc_ad6), (MODE(0) | PULLUDDIS | RXACTIVE)},
  74. {OFFSET(gpmc_ad7), (MODE(0) | PULLUDDIS | RXACTIVE)},
  75. {OFFSET(gpmc_wait0), (MODE(0) | PULLUP_EN | RXACTIVE)},
  76. {OFFSET(gpmc_wpn), (MODE(0) | PULLUP_EN)},
  77. {OFFSET(gpmc_csn0), (MODE(0) | PULLUP_EN)},
  78. {OFFSET(gpmc_wen), (MODE(0) | PULLDOWN_EN)},
  79. {OFFSET(gpmc_oen_ren), (MODE(0) | PULLDOWN_EN)},
  80. {OFFSET(gpmc_advn_ale), (MODE(0) | PULLDOWN_EN)},
  81. {OFFSET(gpmc_be0n_cle), (MODE(0) | PULLDOWN_EN)},
  82. {-1},
  83. };
  84. static struct module_pin_mux emmc_pin_mux[] = {
  85. {OFFSET(gpmc_csn1), (MODE(2) | PULLUDDIS | RXACTIVE)}, /* EMMC_CLK */
  86. {OFFSET(gpmc_csn2), (MODE(2) | PULLUP_EN | RXACTIVE)}, /* EMMC_CMD */
  87. {OFFSET(gpmc_ad8), (MODE(2) | PULLUP_EN | RXACTIVE)}, /* EMMC_DAT0 */
  88. {OFFSET(gpmc_ad9), (MODE(2) | PULLUP_EN | RXACTIVE)}, /* EMMC_DAT1 */
  89. {OFFSET(gpmc_ad10), (MODE(2) | PULLUP_EN | RXACTIVE)}, /* EMMC_DAT2 */
  90. {OFFSET(gpmc_ad11), (MODE(2) | PULLUP_EN | RXACTIVE)}, /* EMMC_DAT3 */
  91. {OFFSET(gpmc_ad12), (MODE(2) | PULLUP_EN | RXACTIVE)}, /* EMMC_DAT4 */
  92. {OFFSET(gpmc_ad13), (MODE(2) | PULLUP_EN | RXACTIVE)}, /* EMMC_DAT5 */
  93. {OFFSET(gpmc_ad14), (MODE(2) | PULLUP_EN | RXACTIVE)}, /* EMMC_DAT6 */
  94. {OFFSET(gpmc_ad15), (MODE(2) | PULLUP_EN | RXACTIVE)}, /* EMMC_DAT7 */
  95. {-1},
  96. };
  97. static struct module_pin_mux spi_flash_pin_mux[] = {
  98. {OFFSET(spi0_d0), (MODE(0) | RXACTIVE | PULLUDEN)},
  99. {OFFSET(spi0_d1), (MODE(0) | RXACTIVE | PULLUDEN)},
  100. {OFFSET(spi0_cs0), (MODE(0) | RXACTIVE | PULLUDEN)},
  101. {OFFSET(spi0_sclk), (MODE(0) | RXACTIVE | PULLUDEN)},
  102. {-1},
  103. };
  104. void set_uart_mux_conf(void)
  105. {
  106. configure_module_pin_mux(uart0_pin_mux);
  107. }
  108. void set_mdio_pin_mux(void)
  109. {
  110. configure_module_pin_mux(mdio_pin_mux);
  111. }
  112. void set_rgmii_pin_mux(void)
  113. {
  114. configure_module_pin_mux(rgmii1_pin_mux);
  115. configure_module_pin_mux(rgmii2_pin_mux);
  116. }
  117. void set_mux_conf_regs(void)
  118. {
  119. configure_module_pin_mux(mmc0_pin_mux);
  120. configure_module_pin_mux(emmc_pin_mux);
  121. configure_module_pin_mux(i2c_pin_mux);
  122. configure_module_pin_mux(spi_flash_pin_mux);
  123. configure_module_pin_mux(nand_pin_mux);
  124. }
  125. void set_i2c_pin_mux(void)
  126. {
  127. configure_module_pin_mux(i2c_pin_mux);
  128. }