lowlevel_init.S 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167
  1. /*
  2. * (C) Copyright 2013 Philippe Reynes <tremyfr@yahoo.fr>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <config.h>
  7. #include <generated/asm-offsets.h>
  8. #include <asm/macro.h>
  9. #include <asm/arch/imx-regs.h>
  10. #include "apf27.h"
  11. .macro init_aipi
  12. /*
  13. * setup AIPI1 and AIPI2
  14. */
  15. write32 AIPI1_PSR0, ACFG_AIPI1_PSR0_VAL
  16. write32 AIPI1_PSR1, ACFG_AIPI1_PSR1_VAL
  17. write32 AIPI2_PSR0, ACFG_AIPI2_PSR0_VAL
  18. write32 AIPI2_PSR1, ACFG_AIPI2_PSR1_VAL
  19. /* Change SDRAM signal strengh */
  20. ldr r0, =GPCR
  21. ldr r1, =ACFG_GPCR_VAL
  22. ldr r5, [r0]
  23. orr r5, r5, r1
  24. str r5, [r0]
  25. .endm /* init_aipi */
  26. .macro init_clock
  27. ldr r0, =CSCR
  28. /* disable MPLL/SPLL first */
  29. ldr r1, [r0]
  30. bic r1, r1, #(CSCR_MPEN|CSCR_SPEN)
  31. str r1, [r0]
  32. /*
  33. * pll clock initialization predefined in apf27.h
  34. */
  35. write32 MPCTL0, ACFG_MPCTL0_VAL
  36. write32 SPCTL0, ACFG_SPCTL0_VAL
  37. write32 CSCR, ACFG_CSCR_VAL|CSCR_MPLL_RESTART|CSCR_SPLL_RESTART
  38. /*
  39. * add some delay here
  40. */
  41. mov r1, #0x1000
  42. 1: subs r1, r1, #0x1
  43. bne 1b
  44. /* peripheral clock divider */
  45. write32 PCDR0, ACFG_PCDR0_VAL
  46. write32 PCDR1, ACFG_PCDR1_VAL
  47. /* Configure PCCR0 and PCCR1 */
  48. write32 PCCR0, ACFG_PCCR0_VAL
  49. write32 PCCR1, ACFG_PCCR1_VAL
  50. .endm /* init_clock */
  51. .macro init_ddr
  52. /* wait for SDRAM/LPDDR ready (SDRAMRDY) */
  53. ldr r0, =IMX_ESD_BASE
  54. ldr r4, =ESDMISC_SDRAM_RDY
  55. 2: ldr r1, [r0, #ESDMISC_ROF]
  56. ands r1, r1, r4
  57. bpl 2b
  58. /* LPDDR Soft Reset Mobile/Low Power DDR SDRAM. */
  59. ldr r0, =IMX_ESD_BASE
  60. ldr r4, =ACFG_ESDMISC_VAL
  61. orr r1, r4, #ESDMISC_MDDR_DL_RST
  62. str r1, [r0, #ESDMISC_ROF]
  63. /* Hold for more than 200ns */
  64. ldr r1, =0x10000
  65. 1: subs r1, r1, #0x1
  66. bne 1b
  67. str r4, [r0]
  68. ldr r0, =IMX_ESD_BASE
  69. ldr r1, =ACFG_SDRAM_ESDCFG_REGISTER_VAL
  70. str r1, [r0, #ESDCFG0_ROF]
  71. ldr r0, =IMX_ESD_BASE
  72. ldr r1, =ACFG_PRECHARGE_CMD
  73. str r1, [r0, #ESDCTL0_ROF]
  74. /* write8(0xA0001000, any value) */
  75. ldr r1, =PHYS_SDRAM_1+ACFG_SDRAM_PRECHARGE_ALL_VAL
  76. strb r2, [r1]
  77. ldr r1, =ACFG_AUTOREFRESH_CMD
  78. str r1, [r0, #ESDCTL0_ROF]
  79. ldr r4, =PHYS_SDRAM_1 /* CSD0 base address */
  80. ldr r6,=0x7 /* load loop counter */
  81. 1: str r5,[r4] /* run auto-refresh cycle to array 0 */
  82. subs r6,r6,#1
  83. bne 1b
  84. ldr r1, =ACFG_SET_MODE_REG_CMD
  85. str r1, [r0, #ESDCTL0_ROF]
  86. /* set standard mode register */
  87. ldr r4, = PHYS_SDRAM_1+ACFG_SDRAM_MODE_REGISTER_VAL
  88. strb r2, [r4]
  89. /* set extended mode register */
  90. ldr r4, =PHYS_SDRAM_1+ACFG_SDRAM_EXT_MODE_REGISTER_VAL
  91. strb r5, [r4]
  92. ldr r1, =ACFG_NORMAL_RW_CMD
  93. str r1, [r0, #ESDCTL0_ROF]
  94. /* 2nd sdram */
  95. ldr r0, =IMX_ESD_BASE
  96. ldr r1, =ACFG_SDRAM_ESDCFG_REGISTER_VAL
  97. str r1, [r0, #ESDCFG1_ROF]
  98. ldr r0, =IMX_ESD_BASE
  99. ldr r1, =ACFG_PRECHARGE_CMD
  100. str r1, [r0, #ESDCTL1_ROF]
  101. /* write8(0xB0001000, any value) */
  102. ldr r1, =PHYS_SDRAM_2+ACFG_SDRAM_PRECHARGE_ALL_VAL
  103. strb r2, [r1]
  104. ldr r1, =ACFG_AUTOREFRESH_CMD
  105. str r1, [r0, #ESDCTL1_ROF]
  106. ldr r4, =PHYS_SDRAM_2 /* CSD1 base address */
  107. ldr r6,=0x7 /* load loop counter */
  108. 1: str r5,[r4] /* run auto-refresh cycle to array 0 */
  109. subs r6,r6,#1
  110. bne 1b
  111. ldr r1, =ACFG_SET_MODE_REG_CMD
  112. str r1, [r0, #ESDCTL1_ROF]
  113. /* set standard mode register */
  114. ldr r4, =PHYS_SDRAM_2+ACFG_SDRAM_MODE_REGISTER_VAL
  115. strb r2, [r4]
  116. /* set extended mode register */
  117. ldr r4, =PHYS_SDRAM_2+ACFG_SDRAM_EXT_MODE_REGISTER_VAL
  118. strb r2, [r4]
  119. ldr r1, =ACFG_NORMAL_RW_CMD
  120. str r1, [r0, #ESDCTL1_ROF]
  121. .endm /* init_ddr */
  122. .globl lowlevel_init
  123. lowlevel_init:
  124. init_aipi
  125. init_clock
  126. #ifdef CONFIG_SPL_BUILD
  127. init_ddr
  128. #endif
  129. mov pc, lr