cacheasm.h 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211
  1. /*
  2. * Copyright (C) 2006 Tensilica Inc.
  3. * Copyright (C) 2014 - 2016 Cadence Design Systems Inc.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #ifndef _XTENSA_CACHEASM_H
  8. #define _XTENSA_CACHEASM_H
  9. #include <asm/cache.h>
  10. #include <asm/asmmacro.h>
  11. #include <linux/stringify.h>
  12. #define PAGE_SIZE 4096
  13. #define DCACHE_WAY_SIZE (XCHAL_DCACHE_SIZE/XCHAL_DCACHE_WAYS)
  14. #define ICACHE_WAY_SIZE (XCHAL_ICACHE_SIZE/XCHAL_ICACHE_WAYS)
  15. #define DCACHE_WAY_SHIFT (XCHAL_DCACHE_SETWIDTH + XCHAL_DCACHE_LINEWIDTH)
  16. #define ICACHE_WAY_SHIFT (XCHAL_ICACHE_SETWIDTH + XCHAL_ICACHE_LINEWIDTH)
  17. /*
  18. * Define cache functions as macros here so that they can be used
  19. * by the kernel and boot loader. We should consider moving them to a
  20. * library that can be linked by both.
  21. *
  22. * Locking
  23. *
  24. * ___unlock_dcache_all
  25. * ___unlock_icache_all
  26. *
  27. * Flush and invaldating
  28. *
  29. * ___flush_invalidate_dcache_{all|range|page}
  30. * ___flush_dcache_{all|range|page}
  31. * ___invalidate_dcache_{all|range|page}
  32. * ___invalidate_icache_{all|range|page}
  33. *
  34. */
  35. .macro __loop_cache_all ar at insn size line_width
  36. movi \ar, 0
  37. __loopi \ar, \at, \size, (4 << (\line_width))
  38. \insn \ar, 0 << (\line_width)
  39. \insn \ar, 1 << (\line_width)
  40. \insn \ar, 2 << (\line_width)
  41. \insn \ar, 3 << (\line_width)
  42. __endla \ar, \at, 4 << (\line_width)
  43. .endm
  44. .macro __loop_cache_range ar as at insn line_width
  45. extui \at, \ar, 0, \line_width
  46. add \as, \as, \at
  47. __loops \ar, \as, \at, \line_width
  48. \insn \ar, 0
  49. __endla \ar, \at, (1 << (\line_width))
  50. .endm
  51. .macro __loop_cache_page ar at insn line_width
  52. __loopi \ar, \at, PAGE_SIZE, 4 << (\line_width)
  53. \insn \ar, 0 << (\line_width)
  54. \insn \ar, 1 << (\line_width)
  55. \insn \ar, 2 << (\line_width)
  56. \insn \ar, 3 << (\line_width)
  57. __endla \ar, \at, 4 << (\line_width)
  58. .endm
  59. .macro ___unlock_dcache_all ar at
  60. #if XCHAL_DCACHE_LINE_LOCKABLE && XCHAL_DCACHE_SIZE
  61. __loop_cache_all \ar \at diu XCHAL_DCACHE_SIZE XCHAL_DCACHE_LINEWIDTH
  62. #endif
  63. .endm
  64. .macro ___unlock_icache_all ar at
  65. #if XCHAL_ICACHE_LINE_LOCKABLE && XCHAL_ICACHE_SIZE
  66. __loop_cache_all \ar \at iiu XCHAL_ICACHE_SIZE XCHAL_ICACHE_LINEWIDTH
  67. #endif
  68. .endm
  69. .macro ___flush_invalidate_dcache_all ar at
  70. #if XCHAL_DCACHE_SIZE
  71. __loop_cache_all \ar \at diwbi XCHAL_DCACHE_SIZE XCHAL_DCACHE_LINEWIDTH
  72. #endif
  73. .endm
  74. .macro ___flush_dcache_all ar at
  75. #if XCHAL_DCACHE_SIZE
  76. __loop_cache_all \ar \at diwb XCHAL_DCACHE_SIZE XCHAL_DCACHE_LINEWIDTH
  77. #endif
  78. .endm
  79. .macro ___invalidate_dcache_all ar at
  80. #if XCHAL_DCACHE_SIZE
  81. __loop_cache_all \ar \at dii __stringify(DCACHE_WAY_SIZE) \
  82. XCHAL_DCACHE_LINEWIDTH
  83. #endif
  84. .endm
  85. .macro ___invalidate_icache_all ar at
  86. #if XCHAL_ICACHE_SIZE
  87. __loop_cache_all \ar \at iii __stringify(ICACHE_WAY_SIZE) \
  88. XCHAL_ICACHE_LINEWIDTH
  89. #endif
  90. .endm
  91. .macro ___flush_invalidate_dcache_range ar as at
  92. #if XCHAL_DCACHE_SIZE
  93. __loop_cache_range \ar \as \at dhwbi XCHAL_DCACHE_LINEWIDTH
  94. #endif
  95. .endm
  96. .macro ___flush_dcache_range ar as at
  97. #if XCHAL_DCACHE_SIZE
  98. __loop_cache_range \ar \as \at dhwb XCHAL_DCACHE_LINEWIDTH
  99. #endif
  100. .endm
  101. .macro ___invalidate_dcache_range ar as at
  102. #if XCHAL_DCACHE_SIZE
  103. __loop_cache_range \ar \as \at dhi XCHAL_DCACHE_LINEWIDTH
  104. #endif
  105. .endm
  106. .macro ___invalidate_icache_range ar as at
  107. #if XCHAL_ICACHE_SIZE
  108. __loop_cache_range \ar \as \at ihi XCHAL_ICACHE_LINEWIDTH
  109. #endif
  110. .endm
  111. .macro ___flush_invalidate_dcache_page ar as
  112. #if XCHAL_DCACHE_SIZE
  113. __loop_cache_page \ar \as dhwbi XCHAL_DCACHE_LINEWIDTH
  114. #endif
  115. .endm
  116. .macro ___flush_dcache_page ar as
  117. #if XCHAL_DCACHE_SIZE
  118. __loop_cache_page \ar \as dhwb XCHAL_DCACHE_LINEWIDTH
  119. #endif
  120. .endm
  121. .macro ___invalidate_dcache_page ar as
  122. #if XCHAL_DCACHE_SIZE
  123. __loop_cache_page \ar \as dhi XCHAL_DCACHE_LINEWIDTH
  124. #endif
  125. .endm
  126. .macro ___invalidate_icache_page ar as
  127. #if XCHAL_ICACHE_SIZE
  128. __loop_cache_page \ar \as ihi XCHAL_ICACHE_LINEWIDTH
  129. #endif
  130. .endm
  131. #endif /* _XTENSA_CACHEASM_H */