speedstep.h 2.9 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889
  1. /*
  2. * From Coreboot file of same name
  3. *
  4. * Copyright (C) 2007-2009 coresystems GmbH
  5. * 2012 secunet Security Networks AG
  6. *
  7. * SPDX-License-Identifier: GPL-2.0
  8. */
  9. #ifndef _ASM_SPEEDSTEP_H
  10. #define _ASM_SPEEDSTEP_H
  11. /* Magic value used to locate speedstep configuration in the device tree */
  12. #define SPEEDSTEP_APIC_MAGIC 0xACAC
  13. /* MWAIT coordination I/O base address. This must match
  14. * the \_PR_.CPU0 PM base address.
  15. */
  16. #define PMB0_BASE 0x510
  17. /* PMB1: I/O port that triggers SMI once cores are in the same state.
  18. * See CSM Trigger, at PMG_CST_CONFIG_CONTROL[6:4]
  19. */
  20. #define PMB1_BASE 0x800
  21. struct sst_state {
  22. uint8_t dynfsb:1; /* whether this is SLFM */
  23. uint8_t nonint:1; /* add .5 to ratio */
  24. uint8_t ratio:6;
  25. uint8_t vid;
  26. uint8_t is_turbo;
  27. uint8_t is_slfm;
  28. uint32_t power;
  29. };
  30. #define SPEEDSTEP_RATIO_SHIFT 8
  31. #define SPEEDSTEP_RATIO_DYNFSB_SHIFT (7 + SPEEDSTEP_RATIO_SHIFT)
  32. #define SPEEDSTEP_RATIO_DYNFSB (1 << SPEEDSTEP_RATIO_DYNFSB_SHIFT)
  33. #define SPEEDSTEP_RATIO_NONINT_SHIFT (6 + SPEEDSTEP_RATIO_SHIFT)
  34. #define SPEEDSTEP_RATIO_NONINT (1 << SPEEDSTEP_RATIO_NONINT_SHIFT)
  35. #define SPEEDSTEP_RATIO_VALUE_MASK (0x1f << SPEEDSTEP_RATIO_SHIFT)
  36. #define SPEEDSTEP_VID_MASK 0x3f
  37. #define SPEEDSTEP_STATE_FROM_MSR(val, mask) ((struct sst_state){ \
  38. 0, /* dynfsb won't be read. */ \
  39. ((val & mask) & SPEEDSTEP_RATIO_NONINT) ? 1 : 0, \
  40. (((val & mask) & SPEEDSTEP_RATIO_VALUE_MASK) \
  41. >> SPEEDSTEP_RATIO_SHIFT), \
  42. (val & mask) & SPEEDSTEP_VID_MASK, \
  43. 0, /* not turbo by default */ \
  44. 0, /* not slfm by default */ \
  45. 0 /* power is hardcoded in software. */ \
  46. })
  47. #define SPEEDSTEP_ENCODE_STATE(state) ( \
  48. ((uint16_t)(state).dynfsb << SPEEDSTEP_RATIO_DYNFSB_SHIFT) | \
  49. ((uint16_t)(state).nonint << SPEEDSTEP_RATIO_NONINT_SHIFT) | \
  50. ((uint16_t)(state).ratio << SPEEDSTEP_RATIO_SHIFT) | \
  51. ((uint16_t)(state).vid & SPEEDSTEP_VID_MASK))
  52. #define SPEEDSTEP_DOUBLE_RATIO(state) ( \
  53. ((uint8_t)(state).ratio * 2) + (state).nonint)
  54. struct sst_params {
  55. struct sst_state slfm;
  56. struct sst_state min;
  57. struct sst_state max;
  58. struct sst_state turbo;
  59. };
  60. /* Looking at core2's spec, the highest normal bus ratio for an eist enabled
  61. processor is 14, the lowest is always 6. This makes 5 states with the
  62. minimal step width of 2. With turbo mode and super LFM we have at most 7. */
  63. #define SPEEDSTEP_MAX_NORMAL_STATES 5
  64. #define SPEEDSTEP_MAX_STATES (SPEEDSTEP_MAX_NORMAL_STATES + 2)
  65. struct sst_table {
  66. /* Table of p-states for EMTTM and ACPI by decreasing performance. */
  67. struct sst_state states[SPEEDSTEP_MAX_STATES];
  68. int num_states;
  69. };
  70. void speedstep_gen_pstates(struct sst_table *);
  71. #define SPEEDSTEP_MAX_POWER_YONAH 31000
  72. #define SPEEDSTEP_MIN_POWER_YONAH 13100
  73. #define SPEEDSTEP_MAX_POWER_MEROM 35000
  74. #define SPEEDSTEP_MIN_POWER_MEROM 25000
  75. #define SPEEDSTEP_SLFM_POWER_MEROM 12000
  76. #define SPEEDSTEP_MAX_POWER_PENRYN 35000
  77. #define SPEEDSTEP_MIN_POWER_PENRYN 15000
  78. #define SPEEDSTEP_SLFM_POWER_PENRYN 12000
  79. #endif