chromebook_samus.dts 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629
  1. /dts-v1/;
  2. #include <dt-bindings/gpio/x86-gpio.h>
  3. /include/ "skeleton.dtsi"
  4. /include/ "keyboard.dtsi"
  5. /include/ "serial.dtsi"
  6. /include/ "rtc.dtsi"
  7. /include/ "tsc_timer.dtsi"
  8. /include/ "coreboot_fb.dtsi"
  9. / {
  10. model = "Google Samus";
  11. compatible = "google,samus", "intel,broadwell";
  12. aliases {
  13. spi0 = &spi;
  14. usb0 = &usb_0;
  15. usb1 = &usb_1;
  16. };
  17. config {
  18. silent_console = <0>;
  19. };
  20. cpus {
  21. #address-cells = <1>;
  22. #size-cells = <0>;
  23. cpu@0 {
  24. device_type = "cpu";
  25. compatible = "intel,core-i3-gen5";
  26. reg = <0>;
  27. intel,apic-id = <0>;
  28. intel,slow-ramp = <3>;
  29. };
  30. cpu@1 {
  31. device_type = "cpu";
  32. compatible = "intel,core-i3-gen5";
  33. reg = <1>;
  34. intel,apic-id = <1>;
  35. };
  36. cpu@2 {
  37. device_type = "cpu";
  38. compatible = "intel,core-i3-gen5";
  39. reg = <2>;
  40. intel,apic-id = <2>;
  41. };
  42. cpu@3 {
  43. device_type = "cpu";
  44. compatible = "intel,core-i3-gen5";
  45. reg = <3>;
  46. intel,apic-id = <3>;
  47. };
  48. };
  49. chosen {
  50. stdout-path = "/serial";
  51. };
  52. keyboard {
  53. intel,duplicate-por;
  54. };
  55. pch_pinctrl {
  56. compatible = "intel,x86-broadwell-pinctrl";
  57. u-boot,dm-pre-reloc;
  58. reg = <0 0>;
  59. /* Put this first: it is the default */
  60. gpio_unused: gpio-unused {
  61. mode-gpio;
  62. direction = <PIN_INPUT>;
  63. owner = <OWNER_GPIO>;
  64. sense-disable;
  65. };
  66. gpio_acpi_sci: acpi-sci {
  67. mode-gpio;
  68. direction = <PIN_INPUT>;
  69. invert;
  70. route = <ROUTE_SCI>;
  71. };
  72. gpio_acpi_smi: acpi-smi {
  73. mode-gpio;
  74. direction = <PIN_INPUT>;
  75. invert;
  76. route = <ROUTE_SMI>;
  77. };
  78. gpio_input: gpio-input {
  79. mode-gpio;
  80. direction = <PIN_INPUT>;
  81. owner = <OWNER_GPIO>;
  82. };
  83. gpio_input_invert: gpio-input-invert {
  84. mode-gpio;
  85. direction = <PIN_INPUT>;
  86. owner = <OWNER_GPIO>;
  87. invert;
  88. };
  89. gpio_native: gpio-native {
  90. };
  91. gpio_out_high: gpio-out-high {
  92. mode-gpio;
  93. direction = <PIN_OUTPUT>;
  94. output-value = <1>;
  95. owner = <OWNER_GPIO>;
  96. sense-disable;
  97. };
  98. gpio_out_low: gpio-out-low {
  99. mode-gpio;
  100. direction = <PIN_OUTPUT>;
  101. output-value = <0>;
  102. owner = <OWNER_GPIO>;
  103. sense-disable;
  104. };
  105. gpio_pirq: gpio-pirq {
  106. mode-gpio;
  107. direction = <PIN_INPUT>;
  108. owner = <OWNER_GPIO>;
  109. pirq-apic = <PIRQ_APIC_ROUTE>;
  110. };
  111. soc_gpio@0 {
  112. config =
  113. <0 &gpio_unused 0>, /* unused */
  114. <1 &gpio_unused 0>, /* unused */
  115. <2 &gpio_unused 0>, /* unused */
  116. <3 &gpio_unused 0>, /* unused */
  117. <4 &gpio_native 0>, /* native: i2c0_sda_gpio4 */
  118. <5 &gpio_native 0>, /* native: i2c0_scl_gpio5 */
  119. <6 &gpio_native 0>, /* native: i2c1_sda_gpio6 */
  120. <7 &gpio_native 0>, /* native: i2c1_scl_gpio7 */
  121. <8 &gpio_acpi_sci 0>, /* pch_lte_wake_l */
  122. <9 &gpio_input_invert 0>, /* trackpad_int_l (wake) */
  123. <10 &gpio_acpi_sci 0>, /* pch_wlan_wake_l */
  124. <11 &gpio_unused 0>, /* unused */
  125. <12 &gpio_unused 0>, /* unused */
  126. <13 &gpio_pirq 3>, /* trackpad_int_l (pirql) */
  127. <14 &gpio_pirq 4>, /* touch_int_l (pirqm) */
  128. <15 &gpio_unused 0>, /* unused (strap) */
  129. <16 &gpio_input 0>, /* pch_wp */
  130. <17 &gpio_unused 0>, /* unused */
  131. <18 &gpio_unused 0>, /* unused */
  132. <19 &gpio_unused 0>, /* unused */
  133. <20 &gpio_native 0>, /* pcie_wlan_clkreq_l */
  134. <21 &gpio_out_high 0>, /* pp3300_ssd_en */
  135. <22 &gpio_unused 0>, /* unused */
  136. <23 &gpio_out_low 0>, /* pp3300_autobahn_en */
  137. <24 &gpio_unused 0>, /* unused */
  138. <25 &gpio_input 0>, /* ec_in_rw */
  139. <26 &gpio_unused 0>, /* unused */
  140. <27 &gpio_acpi_sci 0>, /* pch_wake_l */
  141. <28 &gpio_unused 0>, /* unused */
  142. <29 &gpio_unused 0>, /* unused */
  143. <30 &gpio_native 0>, /* native: pch_suswarn_l */
  144. <31 &gpio_native 0>, /* native: acok_buf */
  145. <32 &gpio_native 0>, /* native: lpc_clkrun_l */
  146. <33 &gpio_native 0>, /* native: ssd_devslp */
  147. <34 &gpio_acpi_smi 0>, /* ec_smi_l */
  148. <35 &gpio_acpi_smi 0>, /* pch_nmi_dbg_l (route in nmi_en) */
  149. <36 &gpio_acpi_sci 0>, /* ec_sci_l */
  150. <37 &gpio_unused 0>, /* unused */
  151. <38 &gpio_unused 0>, /* unused */
  152. <39 &gpio_unused 0>, /* unused */
  153. <40 &gpio_native 0>, /* native: pch_usb1_oc_l */
  154. <41 &gpio_native 0>, /* native: pch_usb2_oc_l */
  155. <42 &gpio_unused 0>, /* wlan_disable_l */
  156. <43 &gpio_out_high 0>, /* pp1800_codec_en */
  157. <44 &gpio_unused 0>, /* unused */
  158. <45 &gpio_acpi_sci 0>, /* dsp_int - codec wake */
  159. <46 &gpio_pirq 6>, /* hotword_det_l_3v3 (pirqo) - codec irq */
  160. <47 &gpio_out_low 0>, /* ssd_reset_l */
  161. <48 &gpio_unused 0>, /* unused */
  162. <49 &gpio_unused 0>, /* unused */
  163. <50 &gpio_unused 0>, /* unused */
  164. <51 &gpio_unused 0>, /* unused */
  165. <52 &gpio_input 0>, /* sim_det */
  166. <53 &gpio_unused 0>, /* unused */
  167. <54 &gpio_unused 0>, /* unused */
  168. <55 &gpio_unused 0>, /* unused */
  169. <56 &gpio_unused 0>, /* unused */
  170. <57 &gpio_out_high 0>, /* codec_reset_l */
  171. <58 &gpio_unused 0>, /* unused */
  172. <59 &gpio_out_high 0>, /* lte_disable_l */
  173. <60 &gpio_unused 0>, /* unused */
  174. <61 &gpio_native 0>, /* native: pch_sus_stat */
  175. <62 &gpio_native 0>, /* native: pch_susclk */
  176. <63 &gpio_native 0>, /* native: pch_slp_s5_l */
  177. <64 &gpio_unused 0>, /* unused */
  178. <65 &gpio_input 0>, /* ram_id3 */
  179. <66 &gpio_input 0>, /* ram_id3_old (strap) */
  180. <67 &gpio_input 0>, /* ram_id0 */
  181. <68 &gpio_input 0>, /* ram_id1 */
  182. <69 &gpio_input 0>, /* ram_id2 */
  183. <70 &gpio_unused 0>, /* unused */
  184. <71 &gpio_native 0>, /* native: modphy_en */
  185. <72 &gpio_unused 0>, /* unused */
  186. <73 &gpio_unused 0>, /* unused */
  187. <74 &gpio_unused 0>, /* unused */
  188. <75 &gpio_unused 0>, /* unused */
  189. <76 &gpio_unused 0>, /* unused */
  190. <77 &gpio_unused 0>, /* unused */
  191. <78 &gpio_unused 0>, /* unused */
  192. <79 &gpio_unused 0>, /* unused */
  193. <80 &gpio_unused 0>, /* unused */
  194. <81 &gpio_unused 0>, /* unused */
  195. <82 &gpio_native 0>, /* native: ec_rcin_l */
  196. <83 &gpio_native 0>, /* gspi0_cs */
  197. <84 &gpio_native 0>, /* gspi0_clk */
  198. <85 &gpio_native 0>, /* gspi0_miso */
  199. <86 &gpio_native 0>, /* gspi0_mosi (strap) */
  200. <87 &gpio_unused 0>, /* unused */
  201. <88 &gpio_unused 0>, /* unused */
  202. <89 &gpio_out_high 0>, /* pp3300_sd_en */
  203. <90 &gpio_unused 0>, /* unused */
  204. <91 &gpio_unused 0>, /* unused */
  205. <92 &gpio_unused 0>, /* unused */
  206. <93 &gpio_unused 0>, /* unused */
  207. <94 &gpio_unused 0>; /* unused */
  208. };
  209. };
  210. pci {
  211. compatible = "pci-x86";
  212. #address-cells = <3>;
  213. #size-cells = <2>;
  214. u-boot,dm-pre-reloc;
  215. ranges = <0x02000000 0x0 0xe0000000 0xe0000000 0 0x10000000
  216. 0x42000000 0x0 0xd0000000 0xd0000000 0 0x10000000
  217. 0x01000000 0x0 0x1000 0x1000 0 0xefff>;
  218. northbridge@0,0 {
  219. reg = <0x00000000 0 0 0 0>;
  220. compatible = "intel,broadwell-northbridge";
  221. board-id-gpios = <&gpio_c 5 0>, <&gpio_c 4 0>,
  222. <&gpio_c 3 0>, <&gpio_c 1 0>;
  223. u-boot,dm-pre-reloc;
  224. spd {
  225. #address-cells = <1>;
  226. #size-cells = <0>;
  227. samsung_4 {
  228. reg = <6>;
  229. data = [91 20 f1 03 04 11 05 0b
  230. 03 11 01 08 0a 00 50 01
  231. 78 78 90 50 90 11 50 e0
  232. 10 04 3c 3c 01 90 00 00
  233. 00 80 00 00 00 00 00 a8
  234. 00 00 00 00 00 00 00 00
  235. 00 00 00 00 00 00 00 00
  236. 00 00 00 00 0f 11 02 00
  237. 00 00 00 00 00 00 00 00
  238. 00 00 00 00 00 00 00 00
  239. 00 00 00 00 00 00 00 00
  240. 00 00 00 00 00 00 00 00
  241. 00 00 00 00 00 00 00 00
  242. 00 00 00 00 00 00 00 00
  243. 00 00 00 00 00 80 ce 01
  244. 00 00 55 00 00 00 00 00
  245. 4b 34 45 38 45 33 30 34
  246. 45 44 2d 45 47 43 45 20
  247. 20 20 00 00 80 ce 00 00
  248. 00 00 00 00 00 00 00 00
  249. 00 00 00 00 00 00 00 00
  250. 00 00 00 00 00 00 00 00
  251. 00 00 00 00 00 00 00 00
  252. 00 00 00 00 00 00 00 00
  253. 00 00 00 00 00 00 00 00
  254. 00 00 00 00 00 00 00 00
  255. 00 00 00 00 00 00 00 00
  256. 00 00 00 00 00 00 00 00
  257. 00 00 00 00 00 00 00 00
  258. 00 00 00 00 00 00 00 00
  259. 00 00 00 00 00 00 00 00
  260. 00 00 00 00 00 00 00 00];
  261. };
  262. hynix-h9ccnnnbltmlar-ntm-lpddr3-32 {
  263. /*
  264. * banks 8, ranks 2, rows 14,
  265. * columns 10, density 4096 mb, x32
  266. */
  267. reg = <8>;
  268. data = [91 20 f1 03 04 11 05 0b
  269. 03 11 01 08 0a 00 50 01
  270. 78 78 90 50 90 11 50 e0
  271. 10 04 3c 3c 01 90 00 00
  272. 00 80 00 00 00 00 00 a8
  273. 00 00 00 00 00 00 00 00
  274. 00 00 00 00 00 00 00 00
  275. 00 00 00 00 0f 01 02 00
  276. 00 00 00 00 00 00 00 00
  277. 00 00 00 00 00 00 00 00
  278. 00 00 00 00 00 00 00 00
  279. 00 00 00 00 00 00 00 00
  280. 00 00 00 00 00 00 00 00
  281. 00 00 00 00 00 00 00 00
  282. 00 00 00 00 00 80 ad 00
  283. 00 00 55 00 00 00 00 00
  284. 48 39 43 43 4e 4e 4e 42
  285. 4c 54 4d 4c 41 52 2d 4e
  286. 54 4d 00 00 80 ad 00 00
  287. 00 00 00 00 00 00 00 00
  288. 00 00 00 00 00 00 00 00
  289. 00 00 00 00 00 00 00 00
  290. 00 00 00 00 00 00 00 00
  291. 00 00 00 00 00 00 00 00
  292. 00 00 00 00 00 00 00 00
  293. 00 00 00 00 00 00 00 00
  294. 00 00 00 00 00 00 00 00
  295. 00 00 00 00 00 00 00 00
  296. 00 00 00 00 00 00 00 00
  297. 00 00 00 00 00 00 00 00
  298. 00 00 00 00 00 00 00 00
  299. 00 00 00 00 00 00 00 00];
  300. };
  301. samsung_8 {
  302. reg = <10>;
  303. data = [91 20 f1 03 04 12 05 0a
  304. 03 11 01 08 0a 00 50 01
  305. 78 78 90 50 90 11 50 e0
  306. 10 04 3c 3c 01 90 00 00
  307. 00 80 00 00 00 00 00 a8
  308. 00 00 00 00 00 00 00 00
  309. 00 00 00 00 00 00 00 00
  310. 00 00 00 00 0f 11 02 00
  311. 00 00 00 00 00 00 00 00
  312. 00 00 00 00 00 00 00 00
  313. 00 00 00 00 00 00 00 00
  314. 00 00 00 00 00 00 00 00
  315. 00 00 00 00 00 00 00 00
  316. 00 00 00 00 00 00 00 00
  317. 00 00 00 00 00 80 ce 01
  318. 00 00 55 00 00 00 00 00
  319. 4b 34 45 36 45 33 30 34
  320. 45 44 2d 45 47 43 45 20
  321. 20 20 00 00 80 ce 00 00
  322. 00 00 00 00 00 00 00 00
  323. 00 00 00 00 00 00 00 00
  324. 00 00 00 00 00 00 00 00
  325. 00 00 00 00 00 00 00 00
  326. 00 00 00 00 00 00 00 00
  327. 00 00 00 00 00 00 00 00
  328. 00 00 00 00 00 00 00 00
  329. 00 00 00 00 00 00 00 00
  330. 00 00 00 00 00 00 00 00
  331. 00 00 00 00 00 00 00 00
  332. 00 00 00 00 00 00 00 00
  333. 00 00 00 00 00 00 00 00
  334. 00 00 00 00 00 00 00 00];
  335. };
  336. hynix-h9ccnnnbltmlar-ntm-lpddr3-16 {
  337. /*
  338. * banks 8, ranks 2, rows 14,
  339. * columns 11, density 4096 mb, x16
  340. */
  341. reg = <12>;
  342. data = [91 20 f1 03 04 12 05 0a
  343. 03 11 01 08 0a 00 50 01
  344. 78 78 90 50 90 11 50 e0
  345. 10 04 3c 3c 01 90 00 00
  346. 00 80 00 00 00 00 00 a8
  347. 00 00 00 00 00 00 00 00
  348. 00 00 00 00 00 00 00 00
  349. 00 00 00 00 0f 01 02 00
  350. 00 00 00 00 00 00 00 00
  351. 00 00 00 00 00 00 00 00
  352. 00 00 00 00 00 00 00 00
  353. 00 00 00 00 00 00 00 00
  354. 00 00 00 00 00 00 00 00
  355. 00 00 00 00 00 00 00 00
  356. 00 00 00 00 00 80 ad 00
  357. 00 00 55 00 00 00 00 00
  358. 48 39 43 43 4e 4e 4e 42
  359. 4c 54 4d 4c 41 52 2d 4e
  360. 54 4d 00 00 80 ad 00 00
  361. 00 00 00 00 00 00 00 00
  362. 00 00 00 00 00 00 00 00
  363. 00 00 00 00 00 00 00 00
  364. 00 00 00 00 00 00 00 00
  365. 00 00 00 00 00 00 00 00
  366. 00 00 00 00 00 00 00 00
  367. 00 00 00 00 00 00 00 00
  368. 00 00 00 00 00 00 00 00
  369. 00 00 00 00 00 00 00 00
  370. 00 00 00 00 00 00 00 00
  371. 00 00 00 00 00 00 00 00
  372. 00 00 00 00 00 00 00 00
  373. 00 00 00 00 00 00 00 00];
  374. };
  375. hynix-h9ccnnncltmlar-lpddr3 {
  376. /*
  377. * banks 8, ranks 2, rows 15,
  378. * columns 11, density 8192 mb, x16
  379. */
  380. reg = <13>;
  381. data = [91 20 f1 03 05 1a 05 0a
  382. 03 11 01 08 0a 00 50 01
  383. 78 78 90 50 90 11 50 e0
  384. 90 06 3c 3c 01 90 00 00
  385. 00 80 00 00 00 00 00 a8
  386. 00 00 00 00 00 00 00 00
  387. 00 00 00 00 00 00 00 00
  388. 00 00 00 00 0f 01 02 00
  389. 00 00 00 00 00 00 00 00
  390. 00 00 00 00 00 00 00 00
  391. 00 00 00 00 00 00 00 00
  392. 00 00 00 00 00 00 00 00
  393. 00 00 00 00 00 00 00 00
  394. 00 00 00 00 00 00 00 00
  395. 00 00 00 00 00 80 ad 00
  396. 00 00 55 00 00 00 00 00
  397. 48 39 43 43 4e 4e 4e 43
  398. 4c 54 4d 4c 41 52 00 00
  399. 00 00 00 00 80 ad 00 00
  400. 00 00 00 00 00 00 00 00
  401. 00 00 00 00 00 00 00 00
  402. 00 00 00 00 00 00 00 00
  403. 00 00 00 00 00 00 00 00
  404. 00 00 00 00 00 00 00 00
  405. 00 00 00 00 00 00 00 00
  406. 00 00 00 00 00 00 00 00
  407. 00 00 00 00 00 00 00 00
  408. 00 00 00 00 00 00 00 00
  409. 00 00 00 00 00 00 00 00
  410. 00 00 00 00 00 00 00 00
  411. 00 00 00 00 00 00 00 00
  412. 00 00 00 00 00 00 00 00];
  413. };
  414. elpida-edfb232a1ma {
  415. /*
  416. * banks 8, ranks 2, rows 15,
  417. * columns 11, density 8192 mb, x16
  418. */
  419. reg = <15>;
  420. data = [91 20 f1 03 05 1a 05 0a
  421. 03 11 01 08 0a 00 50 01
  422. 78 78 90 50 90 11 50 e0
  423. 90 06 3c 3c 01 90 00 00
  424. 00 80 00 00 00 00 00 a8
  425. 00 00 00 00 00 00 00 00
  426. 00 00 00 00 00 00 00 00
  427. 00 00 00 00 0f 01 02 00
  428. 00 00 00 00 00 00 00 00
  429. 00 00 00 00 00 00 00 00
  430. 00 00 00 00 00 00 00 00
  431. 00 00 00 00 00 00 00 00
  432. 00 00 00 00 00 00 00 00
  433. 00 00 00 00 00 00 00 00
  434. 00 00 00 00 00 02 fe 00
  435. 00 00 00 00 00 00 00 00
  436. 45 44 46 42 32 33 32 41
  437. 31 4d 41 2d 47 44 2d 46
  438. 00 00 00 00 02 fe 00 00
  439. 00 00 00 00 00 00 00 00
  440. 00 00 00 00 00 00 00 00
  441. 00 00 00 00 00 00 00 00
  442. 00 00 00 00 00 00 00 00
  443. 00 00 00 00 00 00 00 00
  444. 00 00 00 00 00 00 00 00
  445. 00 00 00 00 00 00 00 00
  446. 00 00 00 00 00 00 00 00
  447. 00 00 00 00 00 00 00 00
  448. 00 00 00 00 00 00 00 00
  449. 00 00 00 00 00 00 00 00
  450. 00 00 00 00 00 00 00 00
  451. 00 00 00 00 00 00 00 00];
  452. };
  453. };
  454. };
  455. gma@2,0 {
  456. reg = <0x00001000 0 0 0 0>;
  457. compatible = "intel,broadwell-igd";
  458. intel,dp-hotplug = <6 6 6>;
  459. intel,port-select = <1>; /* eDP */
  460. intel,power-cycle-delay = <6>;
  461. intel,power-up-delay = <2000>;
  462. intel,power-down-delay = <500>;
  463. intel,power-backlight-on-delay = <2000>;
  464. intel,power-backlight-off-delay = <2000>;
  465. intel,cpu-backlight = <0x00000200>;
  466. intel,pch-backlight = <0x04000200>;
  467. intel,pre-graphics-delay = <200>;
  468. };
  469. me@16,0 {
  470. reg = <0x0000b000 0 0 0 0>;
  471. compatible = "intel,me";
  472. u-boot,dm-pre-reloc;
  473. };
  474. usb_1: usb@14,0 {
  475. reg = <0x0000a000 0 0 0 0>;
  476. compatible = "xhci-pci";
  477. };
  478. usb_0: usb@1d,0 {
  479. status = "disabled";
  480. reg = <0x0000e800 0 0 0 0>;
  481. compatible = "ehci-pci";
  482. };
  483. pch@1f,0 {
  484. reg = <0x0000f800 0 0 0 0>;
  485. compatible = "intel,broadwell-pch";
  486. u-boot,dm-pre-reloc;
  487. #address-cells = <1>;
  488. #size-cells = <1>;
  489. intel,pirq-routing = <0x8b 0x8a 0x8b 0x8b
  490. 0x80 0x80 0x80 0x80>;
  491. intel,gpi-routing = <0 0 0 0 0 0 0 2
  492. 1 0 0 0 0 0 0 0>;
  493. /* Enable EC SMI source */
  494. intel,alt-gp-smi-enable = <0x0040>;
  495. /* EC-SCI is GPIO36 */
  496. intel,gpe0-en = <0 0x10 0 0>;
  497. power-enable-gpio = <&gpio_a 23 0>;
  498. spi: spi {
  499. #address-cells = <1>;
  500. #size-cells = <0>;
  501. compatible = "intel,ich9-spi";
  502. spi-flash@0 {
  503. #size-cells = <1>;
  504. #address-cells = <1>;
  505. reg = <0>;
  506. compatible = "winbond,w25q64",
  507. "spi-flash";
  508. memory-map = <0xff800000 0x00800000>;
  509. rw-mrc-cache {
  510. label = "rw-mrc-cache";
  511. reg = <0x003e0000 0x00010000>;
  512. };
  513. };
  514. };
  515. gpio_a: gpioa {
  516. compatible = "intel,broadwell-gpio";
  517. u-boot,dm-pre-reloc;
  518. #gpio-cells = <2>;
  519. gpio-controller;
  520. reg = <0 0>;
  521. bank-name = "A";
  522. };
  523. gpio_b: gpiob {
  524. compatible = "intel,broadwell-gpio";
  525. u-boot,dm-pre-reloc;
  526. #gpio-cells = <2>;
  527. gpio-controller;
  528. reg = <1 0>;
  529. bank-name = "B";
  530. };
  531. gpio_c: gpioc {
  532. compatible = "intel,broadwell-gpio";
  533. u-boot,dm-pre-reloc;
  534. #gpio-cells = <2>;
  535. gpio-controller;
  536. reg = <2 0>;
  537. bank-name = "C";
  538. };
  539. lpc {
  540. compatible = "intel,broadwell-lpc";
  541. #address-cells = <1>;
  542. #size-cells = <0>;
  543. u-boot,dm-pre-reloc;
  544. intel,gen-dec = <0x800 0xfc 0x900 0xfc>;
  545. cros-ec@200 {
  546. compatible = "google,cros-ec-lpc";
  547. reg = <0x204 1 0x200 1 0x880 0x80>;
  548. /*
  549. * Describes the flash memory within
  550. * the EC
  551. */
  552. #address-cells = <1>;
  553. #size-cells = <1>;
  554. flash@8000000 {
  555. reg = <0x08000000 0x20000>;
  556. erase-value = <0xff>;
  557. };
  558. };
  559. };
  560. };
  561. sata@1f,2 {
  562. compatible = "intel,wildcatpoint-ahci";
  563. reg = <0x0000fa00 0 0 0 0>;
  564. u-boot,dm-pre-reloc;
  565. intel,sata-mode = "ahci";
  566. intel,sata-port-map = <1>;
  567. intel,sata-port0-gen3-tx = <0x72>;
  568. reset-gpio = <&gpio_b 15 GPIO_ACTIVE_LOW>;
  569. };
  570. smbus: smbus@1f,3 {
  571. compatible = "intel,ich-i2c";
  572. reg = <0x0000fb00 0 0 0 0>;
  573. u-boot,dm-pre-reloc;
  574. };
  575. };
  576. tpm {
  577. reg = <0xfed40000 0x5000>;
  578. compatible = "infineon,slb9635lpc";
  579. };
  580. microcode {
  581. update@0 {
  582. #include "microcode/mc0306d4_00000018.dtsi"
  583. };
  584. };
  585. };