bayleybay.dts 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281
  1. /*
  2. * Copyright (C) 2015, Bin Meng <bmeng.cn@gmail.com>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. /dts-v1/;
  7. #include <dt-bindings/gpio/x86-gpio.h>
  8. #include <dt-bindings/interrupt-router/intel-irq.h>
  9. /include/ "skeleton.dtsi"
  10. /include/ "keyboard.dtsi"
  11. /include/ "serial.dtsi"
  12. /include/ "rtc.dtsi"
  13. /include/ "tsc_timer.dtsi"
  14. /include/ "coreboot_fb.dtsi"
  15. / {
  16. model = "Intel Bayley Bay";
  17. compatible = "intel,bayleybay", "intel,baytrail";
  18. aliases {
  19. serial0 = &serial;
  20. spi0 = &spi;
  21. };
  22. config {
  23. silent_console = <0>;
  24. };
  25. chosen {
  26. stdout-path = "/serial";
  27. };
  28. cpus {
  29. #address-cells = <1>;
  30. #size-cells = <0>;
  31. cpu@0 {
  32. device_type = "cpu";
  33. compatible = "intel,baytrail-cpu";
  34. reg = <0>;
  35. intel,apic-id = <0>;
  36. };
  37. cpu@1 {
  38. device_type = "cpu";
  39. compatible = "intel,baytrail-cpu";
  40. reg = <1>;
  41. intel,apic-id = <2>;
  42. };
  43. cpu@2 {
  44. device_type = "cpu";
  45. compatible = "intel,baytrail-cpu";
  46. reg = <2>;
  47. intel,apic-id = <4>;
  48. };
  49. cpu@3 {
  50. device_type = "cpu";
  51. compatible = "intel,baytrail-cpu";
  52. reg = <3>;
  53. intel,apic-id = <6>;
  54. };
  55. };
  56. pch_pinctrl {
  57. compatible = "intel,x86-pinctrl";
  58. reg = <0 0>;
  59. /*
  60. * As of today, the latest version FSP (gold4) for BayTrail
  61. * misses the PAD configuration of the SD controller's Card
  62. * Detect signal. The default PAD value for the CD pin sets
  63. * the pin to work in GPIO mode, which causes card detect
  64. * status cannot be reflected by the Present State register
  65. * in the SD controller (bit 16 & bit 18 are always zero).
  66. *
  67. * Configure this pin to function 1 (SD controller).
  68. */
  69. sdmmc3_cd@0 {
  70. pad-offset = <0x3a0>;
  71. mode-func = <1>;
  72. };
  73. };
  74. pci {
  75. compatible = "pci-x86";
  76. #address-cells = <3>;
  77. #size-cells = <2>;
  78. u-boot,dm-pre-reloc;
  79. ranges = <0x02000000 0x0 0x80000000 0x80000000 0 0x40000000
  80. 0x42000000 0x0 0xc0000000 0xc0000000 0 0x20000000
  81. 0x01000000 0x0 0x2000 0x2000 0 0xe000>;
  82. pch@1f,0 {
  83. reg = <0x0000f800 0 0 0 0>;
  84. compatible = "intel,pch9";
  85. #address-cells = <1>;
  86. #size-cells = <1>;
  87. irq-router {
  88. compatible = "intel,irq-router";
  89. intel,pirq-config = "ibase";
  90. intel,ibase-offset = <0x50>;
  91. intel,actl-addr = <0>;
  92. intel,pirq-link = <8 8>;
  93. intel,pirq-mask = <0xdee0>;
  94. intel,pirq-routing = <
  95. /* BayTrail PCI devices */
  96. PCI_BDF(0, 2, 0) INTA PIRQA
  97. PCI_BDF(0, 3, 0) INTA PIRQA
  98. PCI_BDF(0, 16, 0) INTA PIRQA
  99. PCI_BDF(0, 17, 0) INTA PIRQA
  100. PCI_BDF(0, 18, 0) INTA PIRQA
  101. PCI_BDF(0, 19, 0) INTA PIRQA
  102. PCI_BDF(0, 20, 0) INTA PIRQA
  103. PCI_BDF(0, 21, 0) INTA PIRQA
  104. PCI_BDF(0, 22, 0) INTA PIRQA
  105. PCI_BDF(0, 23, 0) INTA PIRQA
  106. PCI_BDF(0, 24, 0) INTA PIRQA
  107. PCI_BDF(0, 24, 1) INTC PIRQC
  108. PCI_BDF(0, 24, 2) INTD PIRQD
  109. PCI_BDF(0, 24, 3) INTB PIRQB
  110. PCI_BDF(0, 24, 4) INTA PIRQA
  111. PCI_BDF(0, 24, 5) INTC PIRQC
  112. PCI_BDF(0, 24, 6) INTD PIRQD
  113. PCI_BDF(0, 24, 7) INTB PIRQB
  114. PCI_BDF(0, 26, 0) INTA PIRQA
  115. PCI_BDF(0, 27, 0) INTA PIRQA
  116. PCI_BDF(0, 28, 0) INTA PIRQA
  117. PCI_BDF(0, 28, 1) INTB PIRQB
  118. PCI_BDF(0, 28, 2) INTC PIRQC
  119. PCI_BDF(0, 28, 3) INTD PIRQD
  120. PCI_BDF(0, 29, 0) INTA PIRQA
  121. PCI_BDF(0, 30, 0) INTA PIRQA
  122. PCI_BDF(0, 30, 1) INTD PIRQD
  123. PCI_BDF(0, 30, 2) INTB PIRQB
  124. PCI_BDF(0, 30, 3) INTC PIRQC
  125. PCI_BDF(0, 30, 4) INTD PIRQD
  126. PCI_BDF(0, 30, 5) INTB PIRQB
  127. PCI_BDF(0, 31, 3) INTB PIRQB
  128. /*
  129. * PCIe root ports downstream
  130. * interrupts
  131. */
  132. PCI_BDF(1, 0, 0) INTA PIRQA
  133. PCI_BDF(1, 0, 0) INTB PIRQB
  134. PCI_BDF(1, 0, 0) INTC PIRQC
  135. PCI_BDF(1, 0, 0) INTD PIRQD
  136. PCI_BDF(2, 0, 0) INTA PIRQB
  137. PCI_BDF(2, 0, 0) INTB PIRQC
  138. PCI_BDF(2, 0, 0) INTC PIRQD
  139. PCI_BDF(2, 0, 0) INTD PIRQA
  140. PCI_BDF(3, 0, 0) INTA PIRQC
  141. PCI_BDF(3, 0, 0) INTB PIRQD
  142. PCI_BDF(3, 0, 0) INTC PIRQA
  143. PCI_BDF(3, 0, 0) INTD PIRQB
  144. PCI_BDF(4, 0, 0) INTA PIRQD
  145. PCI_BDF(4, 0, 0) INTB PIRQA
  146. PCI_BDF(4, 0, 0) INTC PIRQB
  147. PCI_BDF(4, 0, 0) INTD PIRQC
  148. >;
  149. };
  150. spi: spi {
  151. #address-cells = <1>;
  152. #size-cells = <0>;
  153. compatible = "intel,ich9-spi";
  154. spi-flash@0 {
  155. #address-cells = <1>;
  156. #size-cells = <1>;
  157. reg = <0>;
  158. compatible = "winbond,w25q64dw",
  159. "spi-flash";
  160. memory-map = <0xff800000 0x00800000>;
  161. rw-mrc-cache {
  162. label = "rw-mrc-cache";
  163. reg = <0x006e0000 0x00010000>;
  164. };
  165. };
  166. };
  167. gpioa {
  168. compatible = "intel,ich6-gpio";
  169. u-boot,dm-pre-reloc;
  170. reg = <0 0x20>;
  171. bank-name = "A";
  172. };
  173. gpiob {
  174. compatible = "intel,ich6-gpio";
  175. u-boot,dm-pre-reloc;
  176. reg = <0x20 0x20>;
  177. bank-name = "B";
  178. };
  179. gpioc {
  180. compatible = "intel,ich6-gpio";
  181. u-boot,dm-pre-reloc;
  182. reg = <0x40 0x20>;
  183. bank-name = "C";
  184. };
  185. gpiod {
  186. compatible = "intel,ich6-gpio";
  187. u-boot,dm-pre-reloc;
  188. reg = <0x60 0x20>;
  189. bank-name = "D";
  190. };
  191. gpioe {
  192. compatible = "intel,ich6-gpio";
  193. u-boot,dm-pre-reloc;
  194. reg = <0x80 0x20>;
  195. bank-name = "E";
  196. };
  197. gpiof {
  198. compatible = "intel,ich6-gpio";
  199. u-boot,dm-pre-reloc;
  200. reg = <0xA0 0x20>;
  201. bank-name = "F";
  202. };
  203. };
  204. };
  205. fsp {
  206. compatible = "intel,baytrail-fsp";
  207. fsp,mrc-init-tseg-size = <0>;
  208. fsp,mrc-init-mmio-size = <0x800>;
  209. fsp,mrc-init-spd-addr1 = <0xa0>;
  210. fsp,mrc-init-spd-addr2 = <0xa2>;
  211. fsp,emmc-boot-mode = <1>;
  212. fsp,enable-sdio;
  213. fsp,enable-sdcard;
  214. fsp,enable-hsuart1;
  215. fsp,enable-spi;
  216. fsp,enable-sata;
  217. fsp,sata-mode = <1>;
  218. fsp,enable-lpe;
  219. fsp,lpss-sio-enable-pci-mode;
  220. fsp,enable-dma0;
  221. fsp,enable-dma1;
  222. fsp,enable-i2c0;
  223. fsp,enable-i2c1;
  224. fsp,enable-i2c2;
  225. fsp,enable-i2c3;
  226. fsp,enable-i2c4;
  227. fsp,enable-i2c5;
  228. fsp,enable-i2c6;
  229. fsp,enable-pwm0;
  230. fsp,enable-pwm1;
  231. fsp,igd-dvmt50-pre-alloc = <2>;
  232. fsp,aperture-size = <2>;
  233. fsp,gtt-size = <2>;
  234. fsp,serial-debug-port-address = <0x3f8>;
  235. fsp,serial-debug-port-type = <1>;
  236. fsp,scc-enable-pci-mode;
  237. fsp,os-selection = <4>;
  238. fsp,emmc45-ddr50-enabled;
  239. fsp,emmc45-retune-timer-value = <8>;
  240. fsp,enable-igd;
  241. };
  242. microcode {
  243. update@0 {
  244. #include "microcode/m0230671117.dtsi"
  245. };
  246. update@1 {
  247. #include "microcode/m0130673325.dtsi"
  248. };
  249. update@2 {
  250. #include "microcode/m0130679907.dtsi"
  251. };
  252. };
  253. };