sdram.c 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301
  1. /*
  2. * Copyright (c) 2016 Google, Inc
  3. *
  4. * From coreboot src/soc/intel/broadwell/romstage/raminit.c
  5. *
  6. * SPDX-License-Identifier: GPL-2.0
  7. */
  8. #include <common.h>
  9. #include <dm.h>
  10. #include <pci.h>
  11. #include <syscon.h>
  12. #include <asm/cpu.h>
  13. #include <asm/io.h>
  14. #include <asm/lpc_common.h>
  15. #include <asm/mrccache.h>
  16. #include <asm/mrc_common.h>
  17. #include <asm/mtrr.h>
  18. #include <asm/pci.h>
  19. #include <asm/arch/iomap.h>
  20. #include <asm/arch/me.h>
  21. #include <asm/arch/pch.h>
  22. #include <asm/arch/pei_data.h>
  23. #include <asm/arch/pm.h>
  24. ulong board_get_usable_ram_top(ulong total_size)
  25. {
  26. return mrc_common_board_get_usable_ram_top(total_size);
  27. }
  28. void dram_init_banksize(void)
  29. {
  30. mrc_common_dram_init_banksize();
  31. }
  32. void broadwell_fill_pei_data(struct pei_data *pei_data)
  33. {
  34. pei_data->pei_version = PEI_VERSION;
  35. pei_data->board_type = BOARD_TYPE_ULT;
  36. pei_data->pciexbar = MCFG_BASE_ADDRESS;
  37. pei_data->smbusbar = SMBUS_BASE_ADDRESS;
  38. pei_data->ehcibar = EARLY_EHCI_BAR;
  39. pei_data->xhcibar = EARLY_XHCI_BAR;
  40. pei_data->gttbar = EARLY_GTT_BAR;
  41. pei_data->pmbase = ACPI_BASE_ADDRESS;
  42. pei_data->gpiobase = GPIO_BASE_ADDRESS;
  43. pei_data->tseg_size = CONFIG_SMM_TSEG_SIZE;
  44. pei_data->temp_mmio_base = EARLY_TEMP_MMIO;
  45. pei_data->tx_byte = sdram_console_tx_byte;
  46. pei_data->ddr_refresh_2x = 1;
  47. }
  48. static inline void pei_data_usb2_port(struct pei_data *pei_data, int port,
  49. uint16_t length, uint8_t enable,
  50. uint8_t oc_pin, uint8_t location)
  51. {
  52. pei_data->usb2_ports[port].length = length;
  53. pei_data->usb2_ports[port].enable = enable;
  54. pei_data->usb2_ports[port].oc_pin = oc_pin;
  55. pei_data->usb2_ports[port].location = location;
  56. }
  57. static inline void pei_data_usb3_port(struct pei_data *pei_data, int port,
  58. uint8_t enable, uint8_t oc_pin,
  59. uint8_t fixed_eq)
  60. {
  61. pei_data->usb3_ports[port].enable = enable;
  62. pei_data->usb3_ports[port].oc_pin = oc_pin;
  63. pei_data->usb3_ports[port].fixed_eq = fixed_eq;
  64. }
  65. void mainboard_fill_pei_data(struct pei_data *pei_data)
  66. {
  67. /* DQ byte map for Samus board */
  68. const u8 dq_map[2][6][2] = {
  69. { { 0x0F, 0xF0 }, { 0x00, 0xF0 }, { 0x0F, 0xF0 },
  70. { 0x0F, 0x00 }, { 0xFF, 0x00 }, { 0xFF, 0x00 } },
  71. { { 0x0F, 0xF0 }, { 0x00, 0xF0 }, { 0x0F, 0xF0 },
  72. { 0x0F, 0x00 }, { 0xFF, 0x00 }, { 0xFF, 0x00 } } };
  73. /* DQS CPU<>DRAM map for Samus board */
  74. const u8 dqs_map[2][8] = {
  75. { 2, 0, 1, 3, 6, 4, 7, 5 },
  76. { 2, 1, 0, 3, 6, 5, 4, 7 } };
  77. pei_data->ec_present = 1;
  78. /* One installed DIMM per channel */
  79. pei_data->dimm_channel0_disabled = 2;
  80. pei_data->dimm_channel1_disabled = 2;
  81. memcpy(pei_data->dq_map, dq_map, sizeof(dq_map));
  82. memcpy(pei_data->dqs_map, dqs_map, sizeof(dqs_map));
  83. /* P0: HOST PORT */
  84. pei_data_usb2_port(pei_data, 0, 0x0080, 1, 0,
  85. USB_PORT_BACK_PANEL);
  86. /* P1: HOST PORT */
  87. pei_data_usb2_port(pei_data, 1, 0x0080, 1, 1,
  88. USB_PORT_BACK_PANEL);
  89. /* P2: RAIDEN */
  90. pei_data_usb2_port(pei_data, 2, 0x0080, 1, USB_OC_PIN_SKIP,
  91. USB_PORT_BACK_PANEL);
  92. /* P3: SD CARD */
  93. pei_data_usb2_port(pei_data, 3, 0x0040, 1, USB_OC_PIN_SKIP,
  94. USB_PORT_INTERNAL);
  95. /* P4: RAIDEN */
  96. pei_data_usb2_port(pei_data, 4, 0x0080, 1, USB_OC_PIN_SKIP,
  97. USB_PORT_BACK_PANEL);
  98. /* P5: WWAN (Disabled) */
  99. pei_data_usb2_port(pei_data, 5, 0x0000, 0, USB_OC_PIN_SKIP,
  100. USB_PORT_SKIP);
  101. /* P6: CAMERA */
  102. pei_data_usb2_port(pei_data, 6, 0x0040, 1, USB_OC_PIN_SKIP,
  103. USB_PORT_INTERNAL);
  104. /* P7: BT */
  105. pei_data_usb2_port(pei_data, 7, 0x0040, 1, USB_OC_PIN_SKIP,
  106. USB_PORT_INTERNAL);
  107. /* P1: HOST PORT */
  108. pei_data_usb3_port(pei_data, 0, 1, 0, 0);
  109. /* P2: HOST PORT */
  110. pei_data_usb3_port(pei_data, 1, 1, 1, 0);
  111. /* P3: RAIDEN */
  112. pei_data_usb3_port(pei_data, 2, 1, USB_OC_PIN_SKIP, 0);
  113. /* P4: RAIDEN */
  114. pei_data_usb3_port(pei_data, 3, 1, USB_OC_PIN_SKIP, 0);
  115. }
  116. static unsigned long get_top_of_ram(struct udevice *dev)
  117. {
  118. /*
  119. * Base of DPR is top of usable DRAM below 4GiB. The register has
  120. * 1 MiB alignment and reports the TOP of the range, the base
  121. * must be calculated from the size in MiB in bits 11:4.
  122. */
  123. u32 dpr, tom;
  124. dm_pci_read_config32(dev, DPR, &dpr);
  125. tom = dpr & ~((1 << 20) - 1);
  126. debug("dpt %08x tom %08x\n", dpr, tom);
  127. /* Subtract DMA Protected Range size if enabled */
  128. if (dpr & DPR_EPM)
  129. tom -= (dpr & DPR_SIZE_MASK) << 16;
  130. return (unsigned long)tom;
  131. }
  132. /**
  133. * sdram_find() - Find available memory
  134. *
  135. * This is a bit complicated since on x86 there are system memory holes all
  136. * over the place. We create a list of available memory blocks
  137. *
  138. * @dev: Northbridge device
  139. */
  140. static int sdram_find(struct udevice *dev)
  141. {
  142. struct memory_info *info = &gd->arch.meminfo;
  143. ulong top_of_ram;
  144. top_of_ram = get_top_of_ram(dev);
  145. mrc_add_memory_area(info, 0, top_of_ram);
  146. /* Add MTRRs for memory */
  147. mtrr_add_request(MTRR_TYPE_WRBACK, 0, 2ULL << 30);
  148. return 0;
  149. }
  150. static int prepare_mrc_cache(struct pei_data *pei_data)
  151. {
  152. struct mrc_data_container *mrc_cache;
  153. struct mrc_region entry;
  154. int ret;
  155. ret = mrccache_get_region(NULL, &entry);
  156. if (ret)
  157. return ret;
  158. mrc_cache = mrccache_find_current(&entry);
  159. if (!mrc_cache)
  160. return -ENOENT;
  161. pei_data->saved_data = mrc_cache->data;
  162. pei_data->saved_data_size = mrc_cache->data_size;
  163. debug("%s: at %p, size %x checksum %04x\n", __func__,
  164. pei_data->saved_data, pei_data->saved_data_size,
  165. mrc_cache->checksum);
  166. return 0;
  167. }
  168. int dram_init(void)
  169. {
  170. struct pei_data _pei_data __aligned(8);
  171. struct pei_data *pei_data = &_pei_data;
  172. struct udevice *dev, *me_dev, *pch_dev;
  173. struct chipset_power_state ps;
  174. const void *spd_data;
  175. int ret, size;
  176. memset(pei_data, '\0', sizeof(struct pei_data));
  177. /* Print ME state before MRC */
  178. ret = syscon_get_by_driver_data(X86_SYSCON_ME, &me_dev);
  179. if (ret)
  180. return ret;
  181. intel_me_status(me_dev);
  182. /* Save ME HSIO version */
  183. ret = uclass_first_device(UCLASS_PCH, &pch_dev);
  184. if (ret)
  185. return ret;
  186. if (!pch_dev)
  187. return -ENODEV;
  188. power_state_get(pch_dev, &ps);
  189. intel_me_hsio_version(me_dev, &ps.hsio_version, &ps.hsio_checksum);
  190. broadwell_fill_pei_data(pei_data);
  191. mainboard_fill_pei_data(pei_data);
  192. ret = uclass_first_device(UCLASS_NORTHBRIDGE, &dev);
  193. if (ret)
  194. return ret;
  195. if (!dev)
  196. return -ENODEV;
  197. size = 256;
  198. ret = mrc_locate_spd(dev, size, &spd_data);
  199. if (ret)
  200. return ret;
  201. memcpy(pei_data->spd_data[0][0], spd_data, size);
  202. memcpy(pei_data->spd_data[1][0], spd_data, size);
  203. ret = prepare_mrc_cache(pei_data);
  204. if (ret)
  205. debug("prepare_mrc_cache failed: %d\n", ret);
  206. debug("PEI version %#x\n", pei_data->pei_version);
  207. ret = mrc_common_init(dev, pei_data, true);
  208. if (ret)
  209. return ret;
  210. debug("Memory init done\n");
  211. ret = sdram_find(dev);
  212. if (ret)
  213. return ret;
  214. gd->ram_size = gd->arch.meminfo.total_32bit_memory;
  215. debug("RAM size %llx\n", (unsigned long long)gd->ram_size);
  216. debug("MRC output data length %#x at %p\n", pei_data->data_to_save_size,
  217. pei_data->data_to_save);
  218. /* S3 resume: don't save scrambler seed or MRC data */
  219. if (pei_data->boot_mode != SLEEP_STATE_S3) {
  220. /*
  221. * This will be copied to SDRAM in reserve_arch(), then written
  222. * to SPI flash in mrccache_save()
  223. */
  224. gd->arch.mrc_output = (char *)pei_data->data_to_save;
  225. gd->arch.mrc_output_len = pei_data->data_to_save_size;
  226. }
  227. gd->arch.pei_meminfo = pei_data->meminfo;
  228. return 0;
  229. }
  230. /* Use this hook to save our SDRAM parameters */
  231. int misc_init_r(void)
  232. {
  233. int ret;
  234. ret = mrccache_save();
  235. if (ret)
  236. printf("Unable to save MRC data: %d\n", ret);
  237. else
  238. debug("Saved MRC cache data\n");
  239. return 0;
  240. }
  241. void board_debug_uart_init(void)
  242. {
  243. struct udevice *bus = NULL;
  244. /* com1 / com2 decode range */
  245. pci_x86_write_config(bus, PCH_DEV_LPC, LPC_IO_DEC, 1 << 4, PCI_SIZE_16);
  246. pci_x86_write_config(bus, PCH_DEV_LPC, LPC_EN, COMA_LPC_EN,
  247. PCI_SIZE_16);
  248. }
  249. static const struct udevice_id broadwell_syscon_ids[] = {
  250. { .compatible = "intel,me", .data = X86_SYSCON_ME },
  251. { }
  252. };
  253. U_BOOT_DRIVER(syscon_intel_me) = {
  254. .name = "intel_me_syscon",
  255. .id = UCLASS_SYSCON,
  256. .of_match = broadwell_syscon_ids,
  257. };