sata.c 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269
  1. /*
  2. * Copyright (c) 2016 Google, Inc
  3. *
  4. * From coreboot src/soc/intel/broadwell/sata.c
  5. *
  6. * SPDX-License-Identifier: GPL-2.0
  7. */
  8. #include <common.h>
  9. #include <dm.h>
  10. #include <asm/gpio.h>
  11. #include <asm/io.h>
  12. #include <asm/intel_regs.h>
  13. #include <asm/lpc_common.h>
  14. #include <asm/pch_common.h>
  15. #include <asm/pch_common.h>
  16. #include <asm/arch/pch.h>
  17. struct sata_platdata {
  18. int port_map;
  19. uint port0_gen3_tx;
  20. uint port1_gen3_tx;
  21. uint port0_gen3_dtle;
  22. uint port1_gen3_dtle;
  23. /*
  24. * SATA DEVSLP Mux
  25. * 0 = port 0 DEVSLP on DEVSLP0/GPIO33
  26. * 1 = port 3 DEVSLP on DEVSLP0/GPIO33
  27. */
  28. int devslp_mux;
  29. /*
  30. * DEVSLP Disable
  31. * 0: DEVSLP is enabled
  32. * 1: DEVSLP is disabled
  33. */
  34. int devslp_disable;
  35. };
  36. static void broadwell_sata_init(struct udevice *dev)
  37. {
  38. struct sata_platdata *plat = dev_get_platdata(dev);
  39. u32 reg32;
  40. u8 *abar;
  41. u16 reg16;
  42. int port;
  43. debug("SATA: Initializing controller in AHCI mode.\n");
  44. /* Set timings */
  45. dm_pci_write_config16(dev, IDE_TIM_PRI, IDE_DECODE_ENABLE);
  46. dm_pci_write_config16(dev, IDE_TIM_SEC, IDE_DECODE_ENABLE);
  47. /* for AHCI, Port Enable is managed in memory mapped space */
  48. dm_pci_read_config16(dev, 0x92, &reg16);
  49. reg16 &= ~0xf;
  50. reg16 |= 0x8000 | plat->port_map;
  51. dm_pci_write_config16(dev, 0x92, reg16);
  52. udelay(2);
  53. /* Setup register 98h */
  54. dm_pci_read_config32(dev, 0x98, &reg32);
  55. reg32 &= ~((1 << 31) | (1 << 30));
  56. reg32 |= 1 << 23;
  57. reg32 |= 1 << 24; /* Enable MPHY Dynamic Power Gating */
  58. dm_pci_write_config32(dev, 0x98, reg32);
  59. /* Setup register 9Ch */
  60. reg16 = 0; /* Disable alternate ID */
  61. reg16 = 1 << 5; /* BWG step 12 */
  62. dm_pci_write_config16(dev, 0x9c, reg16);
  63. /* SATA Initialization register */
  64. reg32 = 0x183;
  65. reg32 |= (plat->port_map ^ 0xf) << 24;
  66. reg32 |= (plat->devslp_mux & 1) << 15;
  67. dm_pci_write_config32(dev, 0x94, reg32);
  68. /* Initialize AHCI memory-mapped space */
  69. dm_pci_read_config32(dev, PCI_BASE_ADDRESS_5, &reg32);
  70. abar = (u8 *)reg32;
  71. debug("ABAR: %p\n", abar);
  72. /* CAP (HBA Capabilities) : enable power management */
  73. clrsetbits_le32(abar + 0x00, 0x00020060 /* SXS+EMS+PMS */,
  74. 0x0c006000 /* PSC+SSC+SALP+SSS */ |
  75. 1 << 18); /* SAM: SATA AHCI MODE ONLY */
  76. /* PI (Ports implemented) */
  77. writel(plat->port_map, abar + 0x0c);
  78. (void) readl(abar + 0x0c); /* Read back 1 */
  79. (void) readl(abar + 0x0c); /* Read back 2 */
  80. /* CAP2 (HBA Capabilities Extended)*/
  81. if (plat->devslp_disable) {
  82. clrbits_le32(abar + 0x24, 1 << 3);
  83. } else {
  84. /* Enable DEVSLP */
  85. setbits_le32(abar + 0x24, 1 << 5 | 1 << 4 | 1 << 3 | 1 << 2);
  86. for (port = 0; port < 4; port++) {
  87. if (!(plat->port_map & (1 << port)))
  88. continue;
  89. /* DEVSLP DSP */
  90. setbits_le32(abar + 0x144 + (0x80 * port), 1 << 1);
  91. }
  92. }
  93. /* Static Power Gating for unused ports */
  94. reg32 = readl(RCB_REG(0x3a84));
  95. /* Port 3 and 2 disabled */
  96. if ((plat->port_map & ((1 << 3)|(1 << 2))) == 0)
  97. reg32 |= (1 << 24) | (1 << 26);
  98. /* Port 1 and 0 disabled */
  99. if ((plat->port_map & ((1 << 1)|(1 << 0))) == 0)
  100. reg32 |= (1 << 20) | (1 << 18);
  101. writel(reg32, RCB_REG(0x3a84));
  102. /* Set Gen3 Transmitter settings if needed */
  103. if (plat->port0_gen3_tx)
  104. pch_iobp_update(SATA_IOBP_SP0_SECRT88,
  105. ~(SATA_SECRT88_VADJ_MASK <<
  106. SATA_SECRT88_VADJ_SHIFT),
  107. (plat->port0_gen3_tx &
  108. SATA_SECRT88_VADJ_MASK)
  109. << SATA_SECRT88_VADJ_SHIFT);
  110. if (plat->port1_gen3_tx)
  111. pch_iobp_update(SATA_IOBP_SP1_SECRT88,
  112. ~(SATA_SECRT88_VADJ_MASK <<
  113. SATA_SECRT88_VADJ_SHIFT),
  114. (plat->port1_gen3_tx &
  115. SATA_SECRT88_VADJ_MASK)
  116. << SATA_SECRT88_VADJ_SHIFT);
  117. /* Set Gen3 DTLE DATA / EDGE registers if needed */
  118. if (plat->port0_gen3_dtle) {
  119. pch_iobp_update(SATA_IOBP_SP0DTLE_DATA,
  120. ~(SATA_DTLE_MASK << SATA_DTLE_DATA_SHIFT),
  121. (plat->port0_gen3_dtle & SATA_DTLE_MASK)
  122. << SATA_DTLE_DATA_SHIFT);
  123. pch_iobp_update(SATA_IOBP_SP0DTLE_EDGE,
  124. ~(SATA_DTLE_MASK << SATA_DTLE_EDGE_SHIFT),
  125. (plat->port0_gen3_dtle & SATA_DTLE_MASK)
  126. << SATA_DTLE_EDGE_SHIFT);
  127. }
  128. if (plat->port1_gen3_dtle) {
  129. pch_iobp_update(SATA_IOBP_SP1DTLE_DATA,
  130. ~(SATA_DTLE_MASK << SATA_DTLE_DATA_SHIFT),
  131. (plat->port1_gen3_dtle & SATA_DTLE_MASK)
  132. << SATA_DTLE_DATA_SHIFT);
  133. pch_iobp_update(SATA_IOBP_SP1DTLE_EDGE,
  134. ~(SATA_DTLE_MASK << SATA_DTLE_EDGE_SHIFT),
  135. (plat->port1_gen3_dtle & SATA_DTLE_MASK)
  136. << SATA_DTLE_EDGE_SHIFT);
  137. }
  138. /*
  139. * Additional Programming Requirements for Power Optimizer
  140. */
  141. /* Step 1 */
  142. pch_common_sir_write(dev, 0x64, 0x883c9003);
  143. /* Step 2: SIR 68h[15:0] = 880Ah */
  144. reg32 = pch_common_sir_read(dev, 0x68);
  145. reg32 &= 0xffff0000;
  146. reg32 |= 0x880a;
  147. pch_common_sir_write(dev, 0x68, reg32);
  148. /* Step 3: SIR 60h[3] = 1 */
  149. reg32 = pch_common_sir_read(dev, 0x60);
  150. reg32 |= (1 << 3);
  151. pch_common_sir_write(dev, 0x60, reg32);
  152. /* Step 4: SIR 60h[0] = 1 */
  153. reg32 = pch_common_sir_read(dev, 0x60);
  154. reg32 |= (1 << 0);
  155. pch_common_sir_write(dev, 0x60, reg32);
  156. /* Step 5: SIR 60h[1] = 1 */
  157. reg32 = pch_common_sir_read(dev, 0x60);
  158. reg32 |= (1 << 1);
  159. pch_common_sir_write(dev, 0x60, reg32);
  160. /* Clock Gating */
  161. pch_common_sir_write(dev, 0x70, 0x3f00bf1f);
  162. pch_common_sir_write(dev, 0x54, 0xcf000f0f);
  163. pch_common_sir_write(dev, 0x58, 0x00190000);
  164. clrsetbits_le32(RCB_REG(0x333c), 0x00300000, 0x00c00000);
  165. dm_pci_read_config32(dev, 0x300, &reg32);
  166. reg32 |= 1 << 17 | 1 << 16 | 1 << 19;
  167. reg32 |= 1 << 31 | 1 << 30 | 1 << 29;
  168. dm_pci_write_config32(dev, 0x300, reg32);
  169. dm_pci_read_config32(dev, 0x98, &reg32);
  170. reg32 |= 1 << 29;
  171. dm_pci_write_config32(dev, 0x98, reg32);
  172. /* Register Lock */
  173. dm_pci_read_config32(dev, 0x9c, &reg32);
  174. reg32 |= 1 << 31;
  175. dm_pci_write_config32(dev, 0x9c, reg32);
  176. }
  177. static int broadwell_sata_enable(struct udevice *dev)
  178. {
  179. struct sata_platdata *plat = dev_get_platdata(dev);
  180. struct gpio_desc desc;
  181. u16 map;
  182. int ret;
  183. /*
  184. * Set SATA controller mode early so the resource allocator can
  185. * properly assign IO/Memory resources for the controller.
  186. */
  187. map = 0x0060;
  188. map |= (plat->port_map ^ 0x3f) << 8;
  189. dm_pci_write_config16(dev, 0x90, map);
  190. ret = gpio_request_by_name(dev, "reset-gpio", 0, &desc, GPIOD_IS_OUT);
  191. if (ret)
  192. return ret;
  193. return 0;
  194. }
  195. static int broadwell_sata_ofdata_to_platdata(struct udevice *dev)
  196. {
  197. struct sata_platdata *plat = dev_get_platdata(dev);
  198. const void *blob = gd->fdt_blob;
  199. int node = dev->of_offset;
  200. plat->port_map = fdtdec_get_int(blob, node, "intel,sata-port-map", 0);
  201. plat->port0_gen3_tx = fdtdec_get_int(blob, node,
  202. "intel,sata-port0-gen3-tx", 0);
  203. return 0;
  204. }
  205. static int broadwell_sata_probe(struct udevice *dev)
  206. {
  207. if (!(gd->flags & GD_FLG_RELOC))
  208. return broadwell_sata_enable(dev);
  209. else
  210. broadwell_sata_init(dev);
  211. return 0;
  212. }
  213. static const struct udevice_id broadwell_ahci_ids[] = {
  214. { .compatible = "intel,wildcatpoint-ahci" },
  215. { }
  216. };
  217. U_BOOT_DRIVER(ahci_broadwell_drv) = {
  218. .name = "ahci_broadwell",
  219. .id = UCLASS_AHCI,
  220. .of_match = broadwell_ahci_ids,
  221. .ofdata_to_platdata = broadwell_sata_ofdata_to_platdata,
  222. .probe = broadwell_sata_probe,
  223. .platdata_auto_alloc_size = sizeof(struct sata_platdata),
  224. };