ppc440gp.h 2.1 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859
  1. /*
  2. * (C) Copyright 2010
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #ifndef _PPC440GP_H_
  8. #define _PPC440GP_H_
  9. #define CONFIG_SDRAM_PPC4xx_IBM_DDR /* IBM DDR controller */
  10. /*
  11. * Some SoC specific registers (not common for all 440 SoC's)
  12. */
  13. /* Memory mapped register */
  14. #define CONFIG_SYS_PERIPHERAL_BASE 0xe0000000 /* Internal Peripherals */
  15. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_PERIPHERAL_BASE + 0x0200)
  16. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_PERIPHERAL_BASE + 0x0300)
  17. #define GPIO0_BASE (CONFIG_SYS_PERIPHERAL_BASE + 0x0700)
  18. #define SDR0_PCI0 0x0300
  19. #define CPC0_STRP1_PAE_MASK (0x80000000 >> 11)
  20. #define CPC0_STRP1_PISE_MASK (0x80000000 >> 13)
  21. #define CNTRL_DCR_BASE 0x0b0
  22. #define CPC0_SYS0 (CNTRL_DCR_BASE + 0x30) /* System configuration reg 0 */
  23. #define CPC0_SYS1 (CNTRL_DCR_BASE + 0x31) /* System configuration reg 1 */
  24. #define CPC0_STRP0 (CNTRL_DCR_BASE + 0x34) /* Power-on config reg 0 (RO) */
  25. #define CPC0_STRP1 (CNTRL_DCR_BASE + 0x35) /* Power-on config reg 1 (RO) */
  26. #define CPC0_GPIO (CNTRL_DCR_BASE + 0x38) /* GPIO config reg (440GP) */
  27. #define CPC0_CR0 (CNTRL_DCR_BASE + 0x3b) /* Control 0 register */
  28. #define CPC0_CR1 (CNTRL_DCR_BASE + 0x3a) /* Control 1 register */
  29. #define PLLSYS0_TUNE_MASK 0xffc00000 /* PLL TUNE bits */
  30. #define PLLSYS0_FB_DIV_MASK 0x003c0000 /* Feedback divisor */
  31. #define PLLSYS0_FWD_DIV_A_MASK 0x00038000 /* Forward divisor A */
  32. #define PLLSYS0_FWD_DIV_B_MASK 0x00007000 /* Forward divisor B */
  33. #define PLLSYS0_OPB_DIV_MASK 0x00000c00 /* OPB divisor */
  34. #define PLLSYS0_EPB_DIV_MASK 0x00000300 /* EPB divisor */
  35. #define PLLSYS0_EXTSL_MASK 0x00000080 /* PerClk feedback path */
  36. #define PLLSYS0_RW_MASK 0x00000060 /* ROM width */
  37. #define PLLSYS0_RL_MASK 0x00000010 /* ROM location */
  38. #define PLLSYS0_ZMII_SEL_MASK 0x0000000c /* ZMII selection */
  39. #define PLLSYS0_BYPASS_MASK 0x00000002 /* Bypass PLL */
  40. #define PLLSYS0_NTO1_MASK 0x00000001 /* CPU:PLB N-to-1 ratio */
  41. #define PCIL0_BRDGOPT1 (PCIL0_CFGBASE + 0x0040)
  42. #define PCIL0_BRDGOPT2 (PCIL0_CFGBASE + 0x0044)
  43. #endif /* _PPC440GP_H_ */