ppc405ex.h 2.8 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182
  1. /*
  2. * (C) Copyright 2010
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #ifndef _PPC405EX_H_
  8. #define _PPC405EX_H_
  9. #define CONFIG_SDRAM_PPC4xx_IBM_DDR2 /* IBM DDR(2) controller */
  10. #define CONFIG_NAND_NDFC
  11. /* Memory mapped register */
  12. #define CONFIG_SYS_PERIPHERAL_BASE 0xef600000 /* Internal Peripherals */
  13. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_PERIPHERAL_BASE + 0x0200)
  14. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_PERIPHERAL_BASE + 0x0300)
  15. #define GPIO0_BASE (CONFIG_SYS_PERIPHERAL_BASE + 0x0800)
  16. /* SDR */
  17. #define SDR0_SDCS0 0x0060
  18. #define SDR0_UART0 0x0120 /* UART0 Config */
  19. #define SDR0_UART1 0x0121 /* UART1 Config */
  20. #define SDR0_SRST 0x0200
  21. #define SDR0_CUST0 0x4000
  22. #define SDR0_PFC0 0x4100
  23. #define SDR0_PFC1 0x4101
  24. #define SDR0_MFR 0x4300 /* SDR0_MFR reg */
  25. #define SDR0_ECID0 0x0080
  26. #define SDR0_ECID1 0x0081
  27. #define SDR0_ECID2 0x0082
  28. #define SDR0_ECID3 0x0083
  29. #define SDR0_SDCS_SDD (0x80000000 >> 31)
  30. #define SDR0_SRST_DMC (0x80000000 >> 10)
  31. #define SDR0_CUST0_MUX_E_N_G_MASK 0xC0000000 /* Mux_Emac_NDFC_GPIO */
  32. #define SDR0_CUST0_MUX_EMAC_SEL 0x40000000 /* Emac Selection */
  33. #define SDR0_CUST0_MUX_NDFC_SEL 0x80000000 /* NDFC Selection */
  34. #define SDR0_CUST0_MUX_GPIO_SEL 0xC0000000 /* GPIO Selection */
  35. #define SDR0_CUST0_NDFC_EN_MASK 0x20000000 /* NDFC Enable Mask */
  36. #define SDR0_CUST0_NDFC_ENABLE 0x20000000 /* NDFC Enable */
  37. #define SDR0_CUST0_NDFC_DISABLE 0x00000000 /* NDFC Disable */
  38. #define SDR0_CUST0_NDFC_BW_MASK 0x10000000 /* NDFC Boot Width */
  39. #define SDR0_CUST0_NDFC_BW_16_BIT 0x10000000 /* NDFC Boot Width= 16 Bit */
  40. #define SDR0_CUST0_NDFC_BW_8_BIT 0x00000000 /* NDFC Boot Width= 8 Bit */
  41. #define SDR0_CUST0_NDFC_BP_MASK 0x0F000000 /* NDFC Boot Page */
  42. #define SDR0_CUST0_NDFC_BP_ENCODE(n) ((((u32)(n)) & 0xF) << 24)
  43. #define SDR0_CUST0_NDFC_BP_DECODE(n) ((((u32)(n)) >> 24) & 0xF)
  44. #define SDR0_CUST0_NDFC_BAC_MASK 0x00C00000 /* NDFC Boot Address Cycle */
  45. #define SDR0_CUST0_NDFC_BAC_ENCODE(n) ((((u32)(n)) & 0x3) << 22)
  46. #define SDR0_CUST0_NDFC_BAC_DECODE(n) ((((u32)(n)) >> 22) & 0x3)
  47. #define SDR0_CUST0_NDFC_ARE_MASK 0x00200000 /* NDFC Auto Read Enable */
  48. #define SDR0_CUST0_NDFC_ARE_ENABLE 0x00200000 /* NDFC Auto Read Enable */
  49. #define SDR0_CUST0_NDFC_ARE_DISABLE 0x00000000 /* NDFC Auto Read Disable */
  50. #define SDR0_CUST0_NRB_MASK 0x00100000 /* NDFC Ready / Busy */
  51. #define SDR0_CUST0_NRB_BUSY 0x00100000 /* Busy */
  52. #define SDR0_CUST0_NRB_READY 0x00000000 /* Ready */
  53. #define SDR0_PFC1_U1ME 0x02000000
  54. #define SDR0_PFC1_U0ME 0x00080000
  55. #define SDR0_PFC1_U0IM 0x00040000
  56. #define SDR0_PFC1_SIS 0x00020000
  57. #define SDR0_PFC1_DMAAEN 0x00010000
  58. #define SDR0_PFC1_DMADEN 0x00008000
  59. #define SDR0_PFC1_USBEN 0x00004000
  60. #define SDR0_PFC1_AHBSWAP 0x00000020
  61. #define SDR0_PFC1_USBBIGEN 0x00000010
  62. #define SDR0_PFC1_GPT_FREQ 0x0000000f
  63. #endif /* _PPC405EX_H_ */