cache.h 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112
  1. /*
  2. * include/asm-ppc/cache.h
  3. */
  4. #ifndef __ARCH_PPC_CACHE_H
  5. #define __ARCH_PPC_CACHE_H
  6. #include <asm/processor.h>
  7. /* bytes per L1 cache line */
  8. #if defined(CONFIG_8xx)
  9. #define L1_CACHE_SHIFT 4
  10. #elif defined(CONFIG_PPC64BRIDGE)
  11. #define L1_CACHE_SHIFT 7
  12. #elif defined(CONFIG_E500MC)
  13. #define L1_CACHE_SHIFT 6
  14. #else
  15. #define L1_CACHE_SHIFT 5
  16. #endif
  17. #define L1_CACHE_BYTES (1 << L1_CACHE_SHIFT)
  18. /*
  19. * Use the L1 data cache line size value for the minimum DMA buffer alignment
  20. * on PowerPC.
  21. */
  22. #define ARCH_DMA_MINALIGN L1_CACHE_BYTES
  23. /*
  24. * For compatibility reasons support the CONFIG_SYS_CACHELINE_SIZE too
  25. */
  26. #ifndef CONFIG_SYS_CACHELINE_SIZE
  27. #define CONFIG_SYS_CACHELINE_SIZE L1_CACHE_BYTES
  28. #endif
  29. #define L1_CACHE_ALIGN(x) (((x)+(L1_CACHE_BYTES-1))&~(L1_CACHE_BYTES-1))
  30. #define L1_CACHE_PAGES 8
  31. #define SMP_CACHE_BYTES L1_CACHE_BYTES
  32. #ifdef MODULE
  33. #define __cacheline_aligned __attribute__((__aligned__(L1_CACHE_BYTES)))
  34. #else
  35. #define __cacheline_aligned \
  36. __attribute__((__aligned__(L1_CACHE_BYTES), \
  37. __section__(".data.cacheline_aligned")))
  38. #endif
  39. #if defined(__KERNEL__) && !defined(__ASSEMBLY__)
  40. extern void flush_dcache_range(unsigned long start, unsigned long stop);
  41. extern void clean_dcache_range(unsigned long start, unsigned long stop);
  42. extern void invalidate_dcache_range(unsigned long start, unsigned long stop);
  43. extern void flush_dcache(void);
  44. extern void invalidate_dcache(void);
  45. extern void invalidate_icache(void);
  46. #ifdef CONFIG_SYS_INIT_RAM_LOCK
  47. extern void unlock_ram_in_cache(void);
  48. #endif /* CONFIG_SYS_INIT_RAM_LOCK */
  49. #endif /* __ASSEMBLY__ */
  50. #if defined(__KERNEL__) && !defined(__ASSEMBLY__)
  51. int l2cache_init(void);
  52. void enable_cpc(void);
  53. void disable_cpc_sram(void);
  54. #endif
  55. /* prep registers for L2 */
  56. #define CACHECRBA 0x80000823 /* Cache configuration register address */
  57. #define L2CACHE_MASK 0x03 /* Mask for 2 L2 Cache bits */
  58. #define L2CACHE_512KB 0x00 /* 512KB */
  59. #define L2CACHE_256KB 0x01 /* 256KB */
  60. #define L2CACHE_1MB 0x02 /* 1MB */
  61. #define L2CACHE_NONE 0x03 /* NONE */
  62. #define L2CACHE_PARITY 0x08 /* Mask for L2 Cache Parity Protected bit */
  63. #ifdef CONFIG_8xx
  64. /* Cache control on the MPC8xx is provided through some additional
  65. * special purpose registers.
  66. */
  67. #define IC_CST 560 /* Instruction cache control/status */
  68. #define IC_ADR 561 /* Address needed for some commands */
  69. #define IC_DAT 562 /* Read-only data register */
  70. #define DC_CST 568 /* Data cache control/status */
  71. #define DC_ADR 569 /* Address needed for some commands */
  72. #define DC_DAT 570 /* Read-only data register */
  73. /* Commands. Only the first few are available to the instruction cache.
  74. */
  75. #define IDC_ENABLE 0x02000000 /* Cache enable */
  76. #define IDC_DISABLE 0x04000000 /* Cache disable */
  77. #define IDC_LDLCK 0x06000000 /* Load and lock */
  78. #define IDC_UNLINE 0x08000000 /* Unlock line */
  79. #define IDC_UNALL 0x0a000000 /* Unlock all */
  80. #define IDC_INVALL 0x0c000000 /* Invalidate all */
  81. #define DC_FLINE 0x0e000000 /* Flush data cache line */
  82. #define DC_SFWT 0x01000000 /* Set forced writethrough mode */
  83. #define DC_CFWT 0x03000000 /* Clear forced writethrough mode */
  84. #define DC_SLES 0x05000000 /* Set little endian swap mode */
  85. #define DC_CLES 0x07000000 /* Clear little endian swap mode */
  86. /* Status.
  87. */
  88. #define IDC_ENABLED 0x80000000 /* Cache is enabled */
  89. #define IDC_CERR1 0x00200000 /* Cache error 1 */
  90. #define IDC_CERR2 0x00100000 /* Cache error 2 */
  91. #define IDC_CERR3 0x00080000 /* Cache error 3 */
  92. #define DC_DFWT 0x40000000 /* Data cache is forced write through */
  93. #define DC_LES 0x20000000 /* Caches are little endian mode */
  94. #endif /* CONFIG_8xx */
  95. #endif