traps.c 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392
  1. /*
  2. * linux/arch/powerpc/kernel/traps.c
  3. *
  4. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  5. *
  6. * Modified by Cort Dougan (cort@cs.nmt.edu)
  7. * and Paul Mackerras (paulus@cs.anu.edu.au)
  8. *
  9. * (C) Copyright 2000
  10. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  11. *
  12. * SPDX-License-Identifier: GPL-2.0+
  13. */
  14. /*
  15. * This file handles the architecture-dependent parts of hardware exceptions
  16. */
  17. #include <common.h>
  18. #include <command.h>
  19. #include <kgdb.h>
  20. #include <asm/processor.h>
  21. DECLARE_GLOBAL_DATA_PTR;
  22. /* Returns 0 if exception not found and fixup otherwise. */
  23. extern unsigned long search_exception_table(unsigned long);
  24. /* THIS NEEDS CHANGING to use the board info structure.
  25. */
  26. #define END_OF_MEM (gd->bd->bi_memstart + gd->bd->bi_memsize)
  27. static __inline__ unsigned long get_esr(void)
  28. {
  29. unsigned long val;
  30. #if defined(CONFIG_440)
  31. asm volatile("mfspr %0, 0x03e" : "=r" (val) :);
  32. #else
  33. asm volatile("mfesr %0" : "=r" (val) :);
  34. #endif
  35. return val;
  36. }
  37. #define ESR_MCI 0x80000000
  38. #define ESR_PIL 0x08000000
  39. #define ESR_PPR 0x04000000
  40. #define ESR_PTR 0x02000000
  41. #define ESR_DST 0x00800000
  42. #define ESR_DIZ 0x00400000
  43. #define ESR_U0F 0x00008000
  44. #if defined(CONFIG_CMD_BEDBUG)
  45. extern void do_bedbug_breakpoint(struct pt_regs *);
  46. #endif
  47. /*
  48. * Trap & Exception support
  49. */
  50. static void print_backtrace(unsigned long *sp)
  51. {
  52. int cnt = 0;
  53. unsigned long i;
  54. printf("Call backtrace: ");
  55. while (sp) {
  56. if ((uint)sp > END_OF_MEM)
  57. break;
  58. i = sp[1];
  59. if (cnt++ % 7 == 0)
  60. printf("\n");
  61. printf("%08lX ", i);
  62. if (cnt > 32) break;
  63. sp = (unsigned long *)*sp;
  64. }
  65. printf("\n");
  66. }
  67. void show_regs(struct pt_regs *regs)
  68. {
  69. int i;
  70. printf("NIP: %08lX XER: %08lX LR: %08lX REGS: %p TRAP: %04lx DEAR: %08lX\n",
  71. regs->nip, regs->xer, regs->link, regs, regs->trap, regs->dar);
  72. printf("MSR: %08lx EE: %01x PR: %01x FP: %01x ME: %01x IR/DR: %01x%01x\n",
  73. regs->msr, regs->msr&MSR_EE ? 1 : 0, regs->msr&MSR_PR ? 1 : 0,
  74. regs->msr & MSR_FP ? 1 : 0,regs->msr&MSR_ME ? 1 : 0,
  75. regs->msr&MSR_IR ? 1 : 0,
  76. regs->msr&MSR_DR ? 1 : 0);
  77. printf("\n");
  78. for (i = 0; i < 32; i++) {
  79. if ((i % 8) == 0) {
  80. printf("GPR%02d: ", i);
  81. }
  82. printf("%08lX ", regs->gpr[i]);
  83. if ((i % 8) == 7) {
  84. printf("\n");
  85. }
  86. }
  87. }
  88. static void _exception(int signr, struct pt_regs *regs)
  89. {
  90. show_regs(regs);
  91. print_backtrace((unsigned long *)regs->gpr[1]);
  92. panic("Exception");
  93. }
  94. void MachineCheckException(struct pt_regs *regs)
  95. {
  96. unsigned long fixup, val;
  97. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  98. u32 value2;
  99. int corr_ecc = 0;
  100. int uncorr_ecc = 0;
  101. #endif
  102. if ((fixup = search_exception_table(regs->nip)) != 0) {
  103. regs->nip = fixup;
  104. val = mfspr(MCSR);
  105. /* Clear MCSR */
  106. mtspr(SPRN_MCSR, val);
  107. return;
  108. }
  109. #if defined(CONFIG_CMD_KGDB)
  110. if (debugger_exception_handler && (*debugger_exception_handler)(regs))
  111. return;
  112. #endif
  113. printf("Machine Check Exception.\n");
  114. printf("Caused by (from msr): ");
  115. printf("regs %p ", regs);
  116. val = get_esr();
  117. #if !defined(CONFIG_440) && !defined(CONFIG_405EX)
  118. if (val& ESR_IMCP) {
  119. printf("Instruction");
  120. mtspr(ESR, val & ~ESR_IMCP);
  121. } else {
  122. printf("Data");
  123. }
  124. printf(" machine check.\n");
  125. #elif defined(CONFIG_440) || defined(CONFIG_405EX)
  126. if (val& ESR_IMCP){
  127. printf("Instruction Synchronous Machine Check exception\n");
  128. mtspr(SPRN_ESR, val & ~ESR_IMCP);
  129. } else {
  130. val = mfspr(MCSR);
  131. if (val & MCSR_IB)
  132. printf("Instruction Read PLB Error\n");
  133. #if defined(CONFIG_440)
  134. if (val & MCSR_DRB)
  135. printf("Data Read PLB Error\n");
  136. if (val & MCSR_DWB)
  137. printf("Data Write PLB Error\n");
  138. #else
  139. if (val & MCSR_DB)
  140. printf("Data PLB Error\n");
  141. #endif
  142. if (val & MCSR_TLBP)
  143. printf("TLB Parity Error\n");
  144. if (val & MCSR_ICP){
  145. /*flush_instruction_cache(); */
  146. printf("I-Cache Parity Error\n");
  147. }
  148. if (val & MCSR_DCSP)
  149. printf("D-Cache Search Parity Error\n");
  150. if (val & MCSR_DCFP)
  151. printf("D-Cache Flush Parity Error\n");
  152. if (val & MCSR_IMPE)
  153. printf("Machine Check exception is imprecise\n");
  154. /* Clear MCSR */
  155. mtspr(SPRN_MCSR, val);
  156. }
  157. #if defined(CONFIG_DDR_ECC) && defined(CONFIG_SDRAM_PPC4xx_IBM_DDR2)
  158. /*
  159. * Read and print ECC status register/info:
  160. * The faulting address is only known upon uncorrectable ECC
  161. * errors.
  162. */
  163. mfsdram(SDRAM_ECCES, val);
  164. if (val & SDRAM_ECCES_CE)
  165. printf("ECC: Correctable error\n");
  166. if (val & SDRAM_ECCES_UE) {
  167. printf("ECC: Uncorrectable error at 0x%02x%08x\n",
  168. mfdcr(SDRAM_ERRADDULL), mfdcr(SDRAM_ERRADDLLL));
  169. }
  170. #endif /* CONFIG_DDR_ECC ... */
  171. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  172. mfsdram(DDR0_00, val) ;
  173. printf("DDR0: DDR0_00 %lx\n", val);
  174. val = (val >> 16) & 0xff;
  175. if (val & 0x80)
  176. printf("DDR0: At least one interrupt active\n");
  177. if (val & 0x40)
  178. printf("DDR0: DRAM initialization complete.\n");
  179. if (val & 0x20) {
  180. printf("DDR0: Multiple uncorrectable ECC events.\n");
  181. uncorr_ecc = 1;
  182. }
  183. if (val & 0x10) {
  184. printf("DDR0: Single uncorrectable ECC event.\n");
  185. uncorr_ecc = 1;
  186. }
  187. if (val & 0x08) {
  188. printf("DDR0: Multiple correctable ECC events.\n");
  189. corr_ecc = 1;
  190. }
  191. if (val & 0x04) {
  192. printf("DDR0: Single correctable ECC event.\n");
  193. corr_ecc = 1;
  194. }
  195. if (val & 0x02)
  196. printf("Multiple accesses outside the defined"
  197. " physical memory space detected\n");
  198. if (val & 0x01)
  199. printf("DDR0: Single access outside the defined"
  200. " physical memory space detected.\n");
  201. mfsdram(DDR0_01, val);
  202. val = (val >> 8) & 0x7;
  203. switch (val ) {
  204. case 0:
  205. printf("DDR0: Write Out-of-Range command\n");
  206. break;
  207. case 1:
  208. printf("DDR0: Read Out-of-Range command\n");
  209. break;
  210. case 2:
  211. printf("DDR0: Masked write Out-of-Range command\n");
  212. break;
  213. case 4:
  214. printf("DDR0: Wrap write Out-of-Range command\n");
  215. break;
  216. case 5:
  217. printf("DDR0: Wrap read Out-of-Range command\n");
  218. break;
  219. default:
  220. mfsdram(DDR0_01, value2);
  221. printf("DDR0: No DDR0 error know 0x%lx %x\n", val, value2);
  222. }
  223. mfsdram(DDR0_23, val);
  224. if (((val >> 16) & 0xff) && corr_ecc)
  225. printf("DDR0: Syndrome for correctable ECC event 0x%lx\n",
  226. (val >> 16) & 0xff);
  227. mfsdram(DDR0_23, val);
  228. if (((val >> 8) & 0xff) && uncorr_ecc)
  229. printf("DDR0: Syndrome for uncorrectable ECC event 0x%lx\n",
  230. (val >> 8) & 0xff);
  231. mfsdram(DDR0_33, val);
  232. if (val)
  233. printf("DDR0: Address of command that caused an "
  234. "Out-of-Range interrupt %lx\n", val);
  235. mfsdram(DDR0_34, val);
  236. if (val && uncorr_ecc)
  237. printf("DDR0: Address of uncorrectable ECC event %lx\n", val);
  238. mfsdram(DDR0_35, val);
  239. if (val && uncorr_ecc)
  240. printf("DDR0: Address of uncorrectable ECC event %lx\n", val);
  241. mfsdram(DDR0_36, val);
  242. if (val && uncorr_ecc)
  243. printf("DDR0: Data of uncorrectable ECC event 0x%08lx\n", val);
  244. mfsdram(DDR0_37, val);
  245. if (val && uncorr_ecc)
  246. printf("DDR0: Data of uncorrectable ECC event 0x%08lx\n", val);
  247. mfsdram(DDR0_38, val);
  248. if (val && corr_ecc)
  249. printf("DDR0: Address of correctable ECC event %lx\n", val);
  250. mfsdram(DDR0_39, val);
  251. if (val && corr_ecc)
  252. printf("DDR0: Address of correctable ECC event %lx\n", val);
  253. mfsdram(DDR0_40, val);
  254. if (val && corr_ecc)
  255. printf("DDR0: Data of correctable ECC event 0x%08lx\n", val);
  256. mfsdram(DDR0_41, val);
  257. if (val && corr_ecc)
  258. printf("DDR0: Data of correctable ECC event 0x%08lx\n", val);
  259. #endif /* CONFIG_440EPX */
  260. #endif /* CONFIG_440 */
  261. show_regs(regs);
  262. print_backtrace((unsigned long *)regs->gpr[1]);
  263. panic("machine check");
  264. }
  265. void AlignmentException(struct pt_regs *regs)
  266. {
  267. #if defined(CONFIG_CMD_KGDB)
  268. if (debugger_exception_handler && (*debugger_exception_handler)(regs))
  269. return;
  270. #endif
  271. show_regs(regs);
  272. print_backtrace((unsigned long *)regs->gpr[1]);
  273. panic("Alignment Exception");
  274. }
  275. void ProgramCheckException(struct pt_regs *regs)
  276. {
  277. long esr_val;
  278. #if defined(CONFIG_CMD_KGDB)
  279. if (debugger_exception_handler && (*debugger_exception_handler)(regs))
  280. return;
  281. #endif
  282. show_regs(regs);
  283. esr_val = get_esr();
  284. if( esr_val & ESR_PIL )
  285. printf( "** Illegal Instruction **\n" );
  286. else if( esr_val & ESR_PPR )
  287. printf( "** Privileged Instruction **\n" );
  288. else if( esr_val & ESR_PTR )
  289. printf( "** Trap Instruction **\n" );
  290. print_backtrace((unsigned long *)regs->gpr[1]);
  291. panic("Program Check Exception");
  292. }
  293. void DecrementerPITException(struct pt_regs *regs)
  294. {
  295. /*
  296. * Reset PIT interrupt
  297. */
  298. mtspr(SPRN_TSR, 0x08000000);
  299. /*
  300. * Call timer_interrupt routine in interrupts.c
  301. */
  302. timer_interrupt(NULL);
  303. }
  304. void UnknownException(struct pt_regs *regs)
  305. {
  306. #if defined(CONFIG_CMD_KGDB)
  307. if (debugger_exception_handler && (*debugger_exception_handler)(regs))
  308. return;
  309. #endif
  310. printf("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
  311. regs->nip, regs->msr, regs->trap);
  312. _exception(0, regs);
  313. }
  314. void DebugException(struct pt_regs *regs)
  315. {
  316. printf("Debugger trap at @ %lx\n", regs->nip );
  317. show_regs(regs);
  318. #if defined(CONFIG_CMD_BEDBUG)
  319. do_bedbug_breakpoint( regs );
  320. #endif
  321. }
  322. /* Probe an address by reading. If not present, return -1, otherwise
  323. * return 0.
  324. */
  325. int
  326. addr_probe(uint *addr)
  327. {
  328. #if 0
  329. int retval;
  330. __asm__ __volatile__( \
  331. "1: lwz %0,0(%1)\n" \
  332. " eieio\n" \
  333. " li %0,0\n" \
  334. "2:\n" \
  335. ".section .fixup,\"ax\"\n" \
  336. "3: li %0,-1\n" \
  337. " b 2b\n" \
  338. ".section __ex_table,\"a\"\n" \
  339. " .align 2\n" \
  340. " .long 1b,3b\n" \
  341. ".text" \
  342. : "=r" (retval) : "r"(addr));
  343. return (retval);
  344. #endif
  345. return 0;
  346. }