cpu.c 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369
  1. /*
  2. * Copyright 2009-2012 Freescale Semiconductor, Inc.
  3. *
  4. * This file is derived from arch/powerpc/cpu/mpc85xx/cpu.c and
  5. * arch/powerpc/cpu/mpc86xx/cpu.c. Basically this file contains
  6. * cpu specific common code for 85xx/86xx processors.
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <config.h>
  10. #include <common.h>
  11. #include <command.h>
  12. #include <tsec.h>
  13. #include <fm_eth.h>
  14. #include <netdev.h>
  15. #include <asm/cache.h>
  16. #include <asm/io.h>
  17. #include <vsc9953.h>
  18. DECLARE_GLOBAL_DATA_PTR;
  19. static struct cpu_type cpu_type_list[] = {
  20. #if defined(CONFIG_MPC85xx)
  21. CPU_TYPE_ENTRY(8533, 8533, 1),
  22. CPU_TYPE_ENTRY(8535, 8535, 1),
  23. CPU_TYPE_ENTRY(8536, 8536, 1),
  24. CPU_TYPE_ENTRY(8540, 8540, 1),
  25. CPU_TYPE_ENTRY(8541, 8541, 1),
  26. CPU_TYPE_ENTRY(8543, 8543, 1),
  27. CPU_TYPE_ENTRY(8544, 8544, 1),
  28. CPU_TYPE_ENTRY(8545, 8545, 1),
  29. CPU_TYPE_ENTRY(8547, 8547, 1),
  30. CPU_TYPE_ENTRY(8548, 8548, 1),
  31. CPU_TYPE_ENTRY(8555, 8555, 1),
  32. CPU_TYPE_ENTRY(8560, 8560, 1),
  33. CPU_TYPE_ENTRY(8567, 8567, 1),
  34. CPU_TYPE_ENTRY(8568, 8568, 1),
  35. CPU_TYPE_ENTRY(8569, 8569, 1),
  36. CPU_TYPE_ENTRY(8572, 8572, 2),
  37. CPU_TYPE_ENTRY(P1010, P1010, 1),
  38. CPU_TYPE_ENTRY(P1011, P1011, 1),
  39. CPU_TYPE_ENTRY(P1012, P1012, 1),
  40. CPU_TYPE_ENTRY(P1013, P1013, 1),
  41. CPU_TYPE_ENTRY(P1014, P1014, 1),
  42. CPU_TYPE_ENTRY(P1017, P1017, 1),
  43. CPU_TYPE_ENTRY(P1020, P1020, 2),
  44. CPU_TYPE_ENTRY(P1021, P1021, 2),
  45. CPU_TYPE_ENTRY(P1022, P1022, 2),
  46. CPU_TYPE_ENTRY(P1023, P1023, 2),
  47. CPU_TYPE_ENTRY(P1024, P1024, 2),
  48. CPU_TYPE_ENTRY(P1025, P1025, 2),
  49. CPU_TYPE_ENTRY(P2010, P2010, 1),
  50. CPU_TYPE_ENTRY(P2020, P2020, 2),
  51. CPU_TYPE_ENTRY(P2040, P2040, 4),
  52. CPU_TYPE_ENTRY(P2041, P2041, 4),
  53. CPU_TYPE_ENTRY(P3041, P3041, 4),
  54. CPU_TYPE_ENTRY(P4040, P4040, 4),
  55. CPU_TYPE_ENTRY(P4080, P4080, 8),
  56. CPU_TYPE_ENTRY(P5010, P5010, 1),
  57. CPU_TYPE_ENTRY(P5020, P5020, 2),
  58. CPU_TYPE_ENTRY(P5021, P5021, 2),
  59. CPU_TYPE_ENTRY(P5040, P5040, 4),
  60. CPU_TYPE_ENTRY(T4240, T4240, 0),
  61. CPU_TYPE_ENTRY(T4120, T4120, 0),
  62. CPU_TYPE_ENTRY(T4160, T4160, 0),
  63. CPU_TYPE_ENTRY(T4080, T4080, 4),
  64. CPU_TYPE_ENTRY(B4860, B4860, 0),
  65. CPU_TYPE_ENTRY(G4860, G4860, 0),
  66. CPU_TYPE_ENTRY(B4440, B4440, 0),
  67. CPU_TYPE_ENTRY(B4460, B4460, 0),
  68. CPU_TYPE_ENTRY(G4440, G4440, 0),
  69. CPU_TYPE_ENTRY(B4420, B4420, 0),
  70. CPU_TYPE_ENTRY(B4220, B4220, 0),
  71. CPU_TYPE_ENTRY(T1040, T1040, 0),
  72. CPU_TYPE_ENTRY(T1041, T1041, 0),
  73. CPU_TYPE_ENTRY(T1042, T1042, 0),
  74. CPU_TYPE_ENTRY(T1020, T1020, 0),
  75. CPU_TYPE_ENTRY(T1021, T1021, 0),
  76. CPU_TYPE_ENTRY(T1022, T1022, 0),
  77. CPU_TYPE_ENTRY(T1024, T1024, 0),
  78. CPU_TYPE_ENTRY(T1023, T1023, 0),
  79. CPU_TYPE_ENTRY(T1014, T1014, 0),
  80. CPU_TYPE_ENTRY(T1013, T1013, 0),
  81. CPU_TYPE_ENTRY(T2080, T2080, 0),
  82. CPU_TYPE_ENTRY(T2081, T2081, 0),
  83. CPU_TYPE_ENTRY(BSC9130, 9130, 1),
  84. CPU_TYPE_ENTRY(BSC9131, 9131, 1),
  85. CPU_TYPE_ENTRY(BSC9132, 9132, 2),
  86. CPU_TYPE_ENTRY(BSC9232, 9232, 2),
  87. CPU_TYPE_ENTRY(C291, C291, 1),
  88. CPU_TYPE_ENTRY(C292, C292, 1),
  89. CPU_TYPE_ENTRY(C293, C293, 1),
  90. #elif defined(CONFIG_MPC86xx)
  91. CPU_TYPE_ENTRY(8610, 8610, 1),
  92. CPU_TYPE_ENTRY(8641, 8641, 2),
  93. CPU_TYPE_ENTRY(8641D, 8641D, 2),
  94. #endif
  95. };
  96. #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
  97. static inline u32 init_type(u32 cluster, int init_id)
  98. {
  99. ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  100. u32 idx = (cluster >> (init_id * 8)) & TP_CLUSTER_INIT_MASK;
  101. u32 type = in_be32(&gur->tp_ityp[idx]);
  102. if (type & TP_ITYP_AV)
  103. return type;
  104. return 0;
  105. }
  106. u32 compute_ppc_cpumask(void)
  107. {
  108. ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  109. int i = 0, count = 0;
  110. u32 cluster, type, mask = 0;
  111. do {
  112. int j;
  113. cluster = in_be32(&gur->tp_cluster[i].lower);
  114. for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
  115. type = init_type(cluster, j);
  116. if (type) {
  117. if (TP_ITYP_TYPE(type) == TP_ITYP_TYPE_PPC)
  118. mask |= 1 << count;
  119. count++;
  120. }
  121. }
  122. i++;
  123. } while ((cluster & TP_CLUSTER_EOC) != TP_CLUSTER_EOC);
  124. return mask;
  125. }
  126. #ifdef CONFIG_HETROGENOUS_CLUSTERS
  127. u32 compute_dsp_cpumask(void)
  128. {
  129. ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  130. int i = CONFIG_DSP_CLUSTER_START, count = 0;
  131. u32 cluster, type, dsp_mask = 0;
  132. do {
  133. int j;
  134. cluster = in_be32(&gur->tp_cluster[i].lower);
  135. for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
  136. type = init_type(cluster, j);
  137. if (type) {
  138. if (TP_ITYP_TYPE(type) == TP_ITYP_TYPE_SC)
  139. dsp_mask |= 1 << count;
  140. count++;
  141. }
  142. }
  143. i++;
  144. } while ((cluster & TP_CLUSTER_EOC) != TP_CLUSTER_EOC);
  145. return dsp_mask;
  146. }
  147. int fsl_qoriq_dsp_core_to_cluster(unsigned int core)
  148. {
  149. ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  150. int count = 0, i = CONFIG_DSP_CLUSTER_START;
  151. u32 cluster;
  152. do {
  153. int j;
  154. cluster = in_be32(&gur->tp_cluster[i].lower);
  155. for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
  156. if (init_type(cluster, j)) {
  157. if (count == core)
  158. return i;
  159. count++;
  160. }
  161. }
  162. i++;
  163. } while ((cluster & TP_CLUSTER_EOC) != TP_CLUSTER_EOC);
  164. return -1; /* cannot identify the cluster */
  165. }
  166. #endif
  167. int fsl_qoriq_core_to_cluster(unsigned int core)
  168. {
  169. ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  170. int i = 0, count = 0;
  171. u32 cluster;
  172. do {
  173. int j;
  174. cluster = in_be32(&gur->tp_cluster[i].lower);
  175. for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
  176. if (init_type(cluster, j)) {
  177. if (count == core)
  178. return i;
  179. count++;
  180. }
  181. }
  182. i++;
  183. } while ((cluster & TP_CLUSTER_EOC) != TP_CLUSTER_EOC);
  184. return -1; /* cannot identify the cluster */
  185. }
  186. #else /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
  187. /*
  188. * Before chassis genenration 2, the cpumask should be hard-coded.
  189. * In case of cpu type unknown or cpumask unset, use 1 as fail save.
  190. */
  191. #define compute_ppc_cpumask() 1
  192. #define fsl_qoriq_core_to_cluster(x) x
  193. #endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
  194. static struct cpu_type cpu_type_unknown = CPU_TYPE_ENTRY(Unknown, Unknown, 0);
  195. struct cpu_type *identify_cpu(u32 ver)
  196. {
  197. int i;
  198. for (i = 0; i < ARRAY_SIZE(cpu_type_list); i++) {
  199. if (cpu_type_list[i].soc_ver == ver)
  200. return &cpu_type_list[i];
  201. }
  202. return &cpu_type_unknown;
  203. }
  204. #define MPC8xxx_PICFRR_NCPU_MASK 0x00001f00
  205. #define MPC8xxx_PICFRR_NCPU_SHIFT 8
  206. /*
  207. * Return a 32-bit mask indicating which cores are present on this SOC.
  208. */
  209. __weak u32 cpu_mask(void)
  210. {
  211. ccsr_pic_t __iomem *pic = (void *)CONFIG_SYS_MPC8xxx_PIC_ADDR;
  212. struct cpu_type *cpu = gd->arch.cpu;
  213. /* better to query feature reporting register than just assume 1 */
  214. if (cpu == &cpu_type_unknown)
  215. return ((in_be32(&pic->frr) & MPC8xxx_PICFRR_NCPU_MASK) >>
  216. MPC8xxx_PICFRR_NCPU_SHIFT) + 1;
  217. if (cpu->num_cores == 0)
  218. return compute_ppc_cpumask();
  219. return cpu->mask;
  220. }
  221. #ifdef CONFIG_HETROGENOUS_CLUSTERS
  222. __weak u32 cpu_dsp_mask(void)
  223. {
  224. ccsr_pic_t __iomem *pic = (void *)CONFIG_SYS_MPC8xxx_PIC_ADDR;
  225. struct cpu_type *cpu = gd->arch.cpu;
  226. /* better to query feature reporting register than just assume 1 */
  227. if (cpu == &cpu_type_unknown)
  228. return ((in_be32(&pic->frr) & MPC8xxx_PICFRR_NCPU_MASK) >>
  229. MPC8xxx_PICFRR_NCPU_SHIFT) + 1;
  230. if (cpu->dsp_num_cores == 0)
  231. return compute_dsp_cpumask();
  232. return cpu->dsp_mask;
  233. }
  234. /*
  235. * Return the number of SC/DSP cores on this SOC.
  236. */
  237. __weak int cpu_num_dspcores(void)
  238. {
  239. struct cpu_type *cpu = gd->arch.cpu;
  240. /*
  241. * Report # of cores in terms of the cpu_mask if we haven't
  242. * figured out how many there are yet
  243. */
  244. if (cpu->dsp_num_cores == 0)
  245. return hweight32(cpu_dsp_mask());
  246. return cpu->dsp_num_cores;
  247. }
  248. #endif
  249. /*
  250. * Return the number of PPC cores on this SOC.
  251. */
  252. __weak int cpu_numcores(void)
  253. {
  254. struct cpu_type *cpu = gd->arch.cpu;
  255. /*
  256. * Report # of cores in terms of the cpu_mask if we haven't
  257. * figured out how many there are yet
  258. */
  259. if (cpu->num_cores == 0)
  260. return hweight32(cpu_mask());
  261. return cpu->num_cores;
  262. }
  263. /*
  264. * Check if the given core ID is valid
  265. *
  266. * Returns zero if it isn't, 1 if it is.
  267. */
  268. int is_core_valid(unsigned int core)
  269. {
  270. return !!((1 << core) & cpu_mask());
  271. }
  272. int probecpu (void)
  273. {
  274. uint svr;
  275. uint ver;
  276. svr = get_svr();
  277. ver = SVR_SOC_VER(svr);
  278. gd->arch.cpu = identify_cpu(ver);
  279. return 0;
  280. }
  281. /* Once in memory, compute mask & # cores once and save them off */
  282. int fixup_cpu(void)
  283. {
  284. struct cpu_type *cpu = gd->arch.cpu;
  285. if (cpu->num_cores == 0) {
  286. cpu->mask = cpu_mask();
  287. cpu->num_cores = cpu_numcores();
  288. }
  289. #ifdef CONFIG_HETROGENOUS_CLUSTERS
  290. if (cpu->dsp_num_cores == 0) {
  291. cpu->dsp_mask = cpu_dsp_mask();
  292. cpu->dsp_num_cores = cpu_num_dspcores();
  293. }
  294. #endif
  295. return 0;
  296. }
  297. /*
  298. * Initializes on-chip ethernet controllers.
  299. * to override, implement board_eth_init()
  300. */
  301. int cpu_eth_init(bd_t *bis)
  302. {
  303. #if defined(CONFIG_ETHER_ON_FCC)
  304. fec_initialize(bis);
  305. #endif
  306. #if defined(CONFIG_UEC_ETH)
  307. uec_standard_init(bis);
  308. #endif
  309. #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_MPC85XX_FEC)
  310. tsec_standard_init(bis);
  311. #endif
  312. #ifdef CONFIG_FMAN_ENET
  313. fm_standard_init(bis);
  314. #endif
  315. #ifdef CONFIG_VSC9953
  316. vsc9953_init(bis);
  317. #endif
  318. return 0;
  319. }