interrupts.c 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110
  1. /*
  2. * (C) Copyright 2000-2002
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2002 (440 port)
  6. * Scott McNutt, Artesyn Communication Producs, smcnutt@artsyncp.com
  7. *
  8. * (C) Copyright 2003 Motorola Inc. (MPC85xx port)
  9. * Xianghua Xiao (X.Xiao@motorola.com)
  10. *
  11. * SPDX-License-Identifier: GPL-2.0+
  12. */
  13. #include <common.h>
  14. #include <watchdog.h>
  15. #include <command.h>
  16. #include <asm/processor.h>
  17. #include <asm/io.h>
  18. #ifdef CONFIG_POST
  19. #include <post.h>
  20. #endif
  21. int interrupt_init_cpu(unsigned int *decrementer_count)
  22. {
  23. ccsr_pic_t __iomem *pic = (void *)CONFIG_SYS_MPC8xxx_PIC_ADDR;
  24. #ifdef CONFIG_POST
  25. /*
  26. * The POST word is stored in the PIC's TFRR register which gets
  27. * cleared when the PIC is reset. Save it off so we can restore it
  28. * later.
  29. */
  30. ulong post_word = post_word_load();
  31. #endif
  32. out_be32(&pic->gcr, MPC85xx_PICGCR_RST);
  33. while (in_be32(&pic->gcr) & MPC85xx_PICGCR_RST)
  34. ;
  35. out_be32(&pic->gcr, MPC85xx_PICGCR_M);
  36. in_be32(&pic->gcr);
  37. *decrementer_count = get_tbclk() / CONFIG_SYS_HZ;
  38. /* PIE is same as DIE, dec interrupt enable */
  39. mtspr(SPRN_TCR, mfspr(SPRN_TCR) | TCR_PIE);
  40. #ifdef CONFIG_INTERRUPTS
  41. pic->iivpr1 = 0x810001; /* 50220 enable ecm interrupts */
  42. debug("iivpr1@%x = %x\n", (uint)&pic->iivpr1, pic->iivpr1);
  43. pic->iivpr2 = 0x810002; /* 50240 enable ddr interrupts */
  44. debug("iivpr2@%x = %x\n", (uint)&pic->iivpr2, pic->iivpr2);
  45. pic->iivpr3 = 0x810003; /* 50260 enable lbc interrupts */
  46. debug("iivpr3@%x = %x\n", (uint)&pic->iivpr3, pic->iivpr3);
  47. #ifdef CONFIG_PCI1
  48. pic->iivpr8 = 0x810008; /* enable pci1 interrupts */
  49. debug("iivpr8@%x = %x\n", (uint)&pic->iivpr8, pic->iivpr8);
  50. #endif
  51. #if defined(CONFIG_PCI2) || defined(CONFIG_PCIE2)
  52. pic->iivpr9 = 0x810009; /* enable pci1 interrupts */
  53. debug("iivpr9@%x = %x\n", (uint)&pic->iivpr9, pic->iivpr9);
  54. #endif
  55. #ifdef CONFIG_PCIE1
  56. pic->iivpr10 = 0x81000a; /* enable pcie1 interrupts */
  57. debug("iivpr10@%x = %x\n", (uint)&pic->iivpr10, pic->iivpr10);
  58. #endif
  59. #ifdef CONFIG_PCIE3
  60. pic->iivpr11 = 0x81000b; /* enable pcie3 interrupts */
  61. debug("iivpr11@%x = %x\n", (uint)&pic->iivpr11, pic->iivpr11);
  62. #endif
  63. pic->ctpr=0; /* 40080 clear current task priority register */
  64. #endif
  65. #ifdef CONFIG_POST
  66. post_word_store(post_word);
  67. #endif
  68. return (0);
  69. }
  70. /* Install and free a interrupt handler. Not implemented yet. */
  71. void
  72. irq_install_handler(int vec, interrupt_handler_t *handler, void *arg)
  73. {
  74. return;
  75. }
  76. void
  77. irq_free_handler(int vec)
  78. {
  79. return;
  80. }
  81. void timer_interrupt_cpu(struct pt_regs *regs)
  82. {
  83. /* PIS is same as DIS, dec interrupt status */
  84. mtspr(SPRN_TSR, TSR_PIS);
  85. }
  86. #if defined(CONFIG_CMD_IRQ)
  87. /* irqinfo - print information about PCI devices,not implemented. */
  88. int do_irqinfo(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  89. {
  90. return 0;
  91. }
  92. #endif