serdes.c 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151
  1. /*
  2. * Freescale SerDes initialization routine
  3. *
  4. * Copyright 2007,2011 Freescale Semiconductor, Inc.
  5. * Copyright (C) 2008 MontaVista Software, Inc.
  6. *
  7. * Author: Li Yang <leoli@freescale.com>
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #include <config.h>
  12. #include <common.h>
  13. #include <asm/io.h>
  14. #include <asm/fsl_mpc83xx_serdes.h>
  15. /* SerDes registers */
  16. #define FSL_SRDSCR0_OFFS 0x0
  17. #define FSL_SRDSCR0_DPP_1V2 0x00008800
  18. #define FSL_SRDSCR0_TXEQA_MASK 0x00007000
  19. #define FSL_SRDSCR0_TXEQA_SATA 0x00001000
  20. #define FSL_SRDSCR0_TXEQE_MASK 0x00000700
  21. #define FSL_SRDSCR0_TXEQE_SATA 0x00000100
  22. #define FSL_SRDSCR1_OFFS 0x4
  23. #define FSL_SRDSCR1_PLLBW 0x00000040
  24. #define FSL_SRDSCR2_OFFS 0x8
  25. #define FSL_SRDSCR2_VDD_1V2 0x00800000
  26. #define FSL_SRDSCR2_SEIC_MASK 0x00001c1c
  27. #define FSL_SRDSCR2_SEIC_SATA 0x00001414
  28. #define FSL_SRDSCR2_SEIC_PEX 0x00001010
  29. #define FSL_SRDSCR2_SEIC_SGMII 0x00000101
  30. #define FSL_SRDSCR3_OFFS 0xc
  31. #define FSL_SRDSCR3_KFR_SATA 0x10100000
  32. #define FSL_SRDSCR3_KPH_SATA 0x04040000
  33. #define FSL_SRDSCR3_SDFM_SATA_PEX 0x01010000
  34. #define FSL_SRDSCR3_SDTXL_SATA 0x00000505
  35. #define FSL_SRDSCR4_OFFS 0x10
  36. #define FSL_SRDSCR4_PROT_SATA 0x00000808
  37. #define FSL_SRDSCR4_PROT_PEX 0x00000101
  38. #define FSL_SRDSCR4_PROT_SGMII 0x00000505
  39. #define FSL_SRDSCR4_PLANE_X2 0x01000000
  40. #define FSL_SRDSRSTCTL_OFFS 0x20
  41. #define FSL_SRDSRSTCTL_RST 0x80000000
  42. #define FSL_SRDSRSTCTL_SATA_RESET 0xf
  43. void fsl_setup_serdes(u32 offset, char proto, u32 rfcks, char vdd)
  44. {
  45. void *regs = (void *)CONFIG_SYS_IMMR + offset;
  46. u32 tmp;
  47. /* 1.0V corevdd */
  48. if (vdd) {
  49. /* DPPE/DPPA = 0 */
  50. tmp = in_be32(regs + FSL_SRDSCR0_OFFS);
  51. tmp &= ~FSL_SRDSCR0_DPP_1V2;
  52. out_be32(regs + FSL_SRDSCR0_OFFS, tmp);
  53. /* VDD = 0 */
  54. tmp = in_be32(regs + FSL_SRDSCR2_OFFS);
  55. tmp &= ~FSL_SRDSCR2_VDD_1V2;
  56. out_be32(regs + FSL_SRDSCR2_OFFS, tmp);
  57. }
  58. /* protocol specific configuration */
  59. switch (proto) {
  60. case FSL_SERDES_PROTO_SATA:
  61. /* Set and clear reset bits */
  62. tmp = in_be32(regs + FSL_SRDSRSTCTL_OFFS);
  63. tmp |= FSL_SRDSRSTCTL_SATA_RESET;
  64. out_be32(regs + FSL_SRDSRSTCTL_OFFS, tmp);
  65. udelay(1000);
  66. tmp &= ~FSL_SRDSRSTCTL_SATA_RESET;
  67. out_be32(regs + FSL_SRDSRSTCTL_OFFS, tmp);
  68. /* Configure SRDSCR0 */
  69. clrsetbits_be32(regs + FSL_SRDSCR0_OFFS,
  70. FSL_SRDSCR0_TXEQA_MASK | FSL_SRDSCR0_TXEQE_MASK,
  71. FSL_SRDSCR0_TXEQA_SATA | FSL_SRDSCR0_TXEQE_SATA);
  72. /* Configure SRDSCR1 */
  73. tmp = in_be32(regs + FSL_SRDSCR1_OFFS);
  74. tmp &= ~FSL_SRDSCR1_PLLBW;
  75. out_be32(regs + FSL_SRDSCR1_OFFS, tmp);
  76. /* Configure SRDSCR2 */
  77. tmp = in_be32(regs + FSL_SRDSCR2_OFFS);
  78. tmp &= ~FSL_SRDSCR2_SEIC_MASK;
  79. tmp |= FSL_SRDSCR2_SEIC_SATA;
  80. out_be32(regs + FSL_SRDSCR2_OFFS, tmp);
  81. /* Configure SRDSCR3 */
  82. tmp = FSL_SRDSCR3_KFR_SATA | FSL_SRDSCR3_KPH_SATA |
  83. FSL_SRDSCR3_SDFM_SATA_PEX |
  84. FSL_SRDSCR3_SDTXL_SATA;
  85. out_be32(regs + FSL_SRDSCR3_OFFS, tmp);
  86. /* Configure SRDSCR4 */
  87. tmp = rfcks | FSL_SRDSCR4_PROT_SATA;
  88. out_be32(regs + FSL_SRDSCR4_OFFS, tmp);
  89. break;
  90. case FSL_SERDES_PROTO_PEX:
  91. case FSL_SERDES_PROTO_PEX_X2:
  92. /* Configure SRDSCR1 */
  93. tmp = in_be32(regs + FSL_SRDSCR1_OFFS);
  94. tmp |= FSL_SRDSCR1_PLLBW;
  95. out_be32(regs + FSL_SRDSCR1_OFFS, tmp);
  96. /* Configure SRDSCR2 */
  97. tmp = in_be32(regs + FSL_SRDSCR2_OFFS);
  98. tmp &= ~FSL_SRDSCR2_SEIC_MASK;
  99. tmp |= FSL_SRDSCR2_SEIC_PEX;
  100. out_be32(regs + FSL_SRDSCR2_OFFS, tmp);
  101. /* Configure SRDSCR3 */
  102. tmp = FSL_SRDSCR3_SDFM_SATA_PEX;
  103. out_be32(regs + FSL_SRDSCR3_OFFS, tmp);
  104. /* Configure SRDSCR4 */
  105. tmp = rfcks | FSL_SRDSCR4_PROT_PEX;
  106. if (proto == FSL_SERDES_PROTO_PEX_X2)
  107. tmp |= FSL_SRDSCR4_PLANE_X2;
  108. out_be32(regs + FSL_SRDSCR4_OFFS, tmp);
  109. break;
  110. case FSL_SERDES_PROTO_SGMII:
  111. /* Configure SRDSCR1 */
  112. tmp = in_be32(regs + FSL_SRDSCR1_OFFS);
  113. tmp &= ~FSL_SRDSCR1_PLLBW;
  114. out_be32(regs + FSL_SRDSCR1_OFFS, tmp);
  115. /* Configure SRDSCR2 */
  116. tmp = in_be32(regs + FSL_SRDSCR2_OFFS);
  117. tmp &= ~FSL_SRDSCR2_SEIC_MASK;
  118. tmp |= FSL_SRDSCR2_SEIC_SGMII;
  119. out_be32(regs + FSL_SRDSCR2_OFFS, tmp);
  120. /* Configure SRDSCR3 */
  121. out_be32(regs + FSL_SRDSCR3_OFFS, 0);
  122. /* Configure SRDSCR4 */
  123. tmp = rfcks | FSL_SRDSCR4_PROT_SGMII;
  124. out_be32(regs + FSL_SRDSCR4_OFFS, tmp);
  125. break;
  126. default:
  127. return;
  128. }
  129. /* Do a software reset */
  130. tmp = in_be32(regs + FSL_SRDSRSTCTL_OFFS);
  131. tmp |= FSL_SRDSRSTCTL_RST;
  132. out_be32(regs + FSL_SRDSRSTCTL_OFFS, tmp);
  133. }