123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225 |
- #include <common.h>
- #include <pci.h>
- #if defined(CONFIG_OF_LIBFDT)
- #include <libfdt.h>
- #include <fdt_support.h>
- #endif
- #include <asm/mpc8349_pci.h>
- #define MAX_BUSES 2
- DECLARE_GLOBAL_DATA_PTR;
- static struct pci_controller pci_hose[MAX_BUSES];
- static int pci_num_buses;
- static void pci_init_bus(int bus, struct pci_region *reg)
- {
- volatile immap_t *immr = (volatile immap_t *)CONFIG_SYS_IMMR;
- volatile pot83xx_t *pot = immr->ios.pot;
- volatile pcictrl83xx_t *pci_ctrl = &immr->pci_ctrl[bus];
- struct pci_controller *hose = &pci_hose[bus];
- u32 dev;
- u16 reg16;
- int i;
- if (bus == 1)
- pot += 3;
-
- for (i = 0; i < 3; i++, reg++, pot++) {
- if (reg->size == 0)
- break;
- hose->regions[i] = *reg;
- hose->region_count++;
- pot->potar = reg->bus_start >> 12;
- pot->pobar = reg->phys_start >> 12;
- pot->pocmr = ~(reg->size - 1) >> 12;
- if (reg->flags & PCI_REGION_IO)
- pot->pocmr |= POCMR_IO;
- #ifdef CONFIG_83XX_PCI_STREAMING
- else if (reg->flags & PCI_REGION_PREFETCH)
- pot->pocmr |= POCMR_SE;
- #endif
- if (bus == 1)
- pot->pocmr |= POCMR_DST;
- pot->pocmr |= POCMR_EN;
- }
-
- pci_ctrl->pitar1 = 0;
- pci_ctrl->pibar1 = 0;
- pci_ctrl->piebar1 = 0;
- pci_ctrl->piwar1 = PIWAR_EN | PIWAR_PF | PIWAR_RTT_SNOOP |
- PIWAR_WTT_SNOOP | (__ilog2(gd->ram_size - 1));
- i = hose->region_count++;
- hose->regions[i].bus_start = 0;
- hose->regions[i].phys_start = 0;
- hose->regions[i].size = gd->ram_size;
- hose->regions[i].flags = PCI_REGION_MEM | PCI_REGION_SYS_MEMORY;
- hose->first_busno = pci_last_busno() + 1;
- hose->last_busno = 0xff;
- pci_setup_indirect(hose, CONFIG_SYS_IMMR + 0x8300 + bus * 0x80,
- CONFIG_SYS_IMMR + 0x8304 + bus * 0x80);
- pci_register_hose(hose);
-
- reg16 = 0xff;
- dev = PCI_BDF(hose->first_busno, 0, 0);
- pci_hose_read_config_word(hose, dev, PCI_COMMAND, ®16);
- reg16 |= PCI_COMMAND_SERR | PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY;
- pci_hose_write_config_word(hose, dev, PCI_COMMAND, reg16);
-
- pci_hose_write_config_word(hose, dev, PCI_STATUS, 0xffff);
- pci_hose_write_config_byte(hose, dev, PCI_LATENCY_TIMER, 0x80);
- pci_hose_write_config_byte(hose, dev, PCI_CACHE_LINE_SIZE, 0x08);
- #ifdef CONFIG_PCI_SCAN_SHOW
- printf("PCI: Bus Dev VenId DevId Class Int\n");
- #endif
- #ifndef CONFIG_PCISLAVE
-
- hose->last_busno = pci_hose_scan(hose);
- #endif
- }
- void mpc83xx_pci_init(int num_buses, struct pci_region **reg)
- {
- volatile immap_t *immr = (volatile immap_t *)CONFIG_SYS_IMMR;
- int i;
- if (num_buses > MAX_BUSES) {
- printf("%d PCI buses requested, %d supported\n",
- num_buses, MAX_BUSES);
- num_buses = MAX_BUSES;
- }
- pci_num_buses = num_buses;
-
- udelay(100000);
- for (i = 0; i < num_buses; i++)
- immr->pci_ctrl[i].gcr = 1;
-
- udelay(1020000);
- for (i = 0; i < num_buses; i++)
- pci_init_bus(i, reg[i]);
- }
- #ifdef CONFIG_PCISLAVE
- #define PCI_FUNCTION_CONFIG 0x44
- #define PCI_FUNCTION_CFG_LOCK 0x20
- void mpc83xx_pcislave_unlock(int bus)
- {
- struct pci_controller *hose = &pci_hose[bus];
- u32 dev;
- u16 reg16;
-
- dev = PCI_BDF(hose->first_busno, 0, 0);
- pci_hose_read_config_word (hose, dev, PCI_FUNCTION_CONFIG, ®16);
- reg16 &= ~(PCI_FUNCTION_CFG_LOCK);
- pci_hose_write_config_word (hose, dev, PCI_FUNCTION_CONFIG, reg16);
-
- hose->last_busno = pci_hose_scan(hose);
- }
- #endif
- #if defined(CONFIG_OF_LIBFDT)
- void ft_pci_setup(void *blob, bd_t *bd)
- {
- int nodeoffset;
- int tmp[2];
- const char *path;
- if (pci_num_buses < 1)
- return;
- nodeoffset = fdt_path_offset(blob, "/aliases");
- if (nodeoffset >= 0) {
- path = fdt_getprop(blob, nodeoffset, "pci0", NULL);
- if (path) {
- tmp[0] = cpu_to_be32(pci_hose[0].first_busno);
- tmp[1] = cpu_to_be32(pci_hose[0].last_busno);
- do_fixup_by_path(blob, path, "bus-range",
- &tmp, sizeof(tmp), 1);
- tmp[0] = cpu_to_be32(gd->pci_clk);
- do_fixup_by_path(blob, path, "clock-frequency",
- &tmp, sizeof(tmp[0]), 1);
- }
- if (pci_num_buses < 2)
- return;
- path = fdt_getprop(blob, nodeoffset, "pci1", NULL);
- if (path) {
- tmp[0] = cpu_to_be32(pci_hose[1].first_busno);
- tmp[1] = cpu_to_be32(pci_hose[1].last_busno);
- do_fixup_by_path(blob, path, "bus-range",
- &tmp, sizeof(tmp), 1);
- tmp[0] = cpu_to_be32(gd->pci_clk);
- do_fixup_by_path(blob, path, "clock-frequency",
- &tmp, sizeof(tmp[0]), 1);
- }
- }
- }
- #endif
|