spi.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396
  1. /*
  2. * Copyright (c) 2001 Navin Boppuri / Prashant Patel
  3. * <nboppuri@trinetcommunication.com>,
  4. * <pmpatel@trinetcommunication.com>
  5. * Copyright (c) 2001 Gerd Mennchen <Gerd.Mennchen@icn.siemens.de>
  6. * Copyright (c) 2001 Wolfgang Denk, DENX Software Engineering, <wd@denx.de>.
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. /*
  11. * MPC5xx CPM SPI interface.
  12. *
  13. * Parts of this code are probably not portable and/or specific to
  14. * the board which I used for the tests. Please send fixes/complaints
  15. * to wd@denx.de
  16. *
  17. * Ported to MPC5xx
  18. * Copyright (c) 2003 Denis Peter, MPL AG Switzerland, d.petr@mpl.ch.
  19. */
  20. #include <common.h>
  21. #include <mpc5xx.h>
  22. #include <asm/5xx_immap.h>
  23. #include <linux/ctype.h>
  24. #include <malloc.h>
  25. #include <post.h>
  26. #include <net.h>
  27. #if defined(CONFIG_SPI)
  28. #undef DEBUG
  29. #define SPI_EEPROM_WREN 0x06
  30. #define SPI_EEPROM_RDSR 0x05
  31. #define SPI_EEPROM_READ 0x03
  32. #define SPI_EEPROM_WRITE 0x02
  33. #ifdef DEBUG
  34. #define DPRINT(a) printf a;
  35. /* -----------------------------------------------
  36. * Helper functions to peek into tx and rx buffers
  37. * ----------------------------------------------- */
  38. static const char * const hex_digit = "0123456789ABCDEF";
  39. static char quickhex (int i)
  40. {
  41. return hex_digit[i];
  42. }
  43. static void memdump (void *pv, int num)
  44. {
  45. int i;
  46. unsigned char *pc = (unsigned char *) pv;
  47. for (i = 0; i < num; i++)
  48. printf ("%c%c ", quickhex (pc[i] >> 4), quickhex (pc[i] & 0x0f));
  49. printf ("\t");
  50. for (i = 0; i < num; i++)
  51. printf ("%c", isprint (pc[i]) ? pc[i] : '.');
  52. printf ("\n");
  53. }
  54. #else /* !DEBUG */
  55. #define DPRINT(a)
  56. #endif /* DEBUG */
  57. /* -------------------
  58. * Function prototypes
  59. * ------------------- */
  60. void spi_init (void);
  61. ssize_t spi_read (uchar *, int, uchar *, int);
  62. ssize_t spi_write (uchar *, int, uchar *, int);
  63. ssize_t spi_xfer (size_t);
  64. /* **************************************************************************
  65. *
  66. * Function: spi_init_f
  67. *
  68. * Description: Init SPI-Controller (ROM part)
  69. *
  70. * return: ---
  71. *
  72. * *********************************************************************** */
  73. void spi_init_f (void)
  74. {
  75. int i;
  76. volatile immap_t *immr;
  77. volatile qsmcm5xx_t *qsmcm;
  78. immr = (immap_t *) CONFIG_SYS_IMMR;
  79. qsmcm = (qsmcm5xx_t *)&immr->im_qsmcm;
  80. qsmcm->qsmcm_qsmcr = 0; /* all accesses enabled */
  81. qsmcm->qsmcm_qspi_il = 0; /* lowest IRQ */
  82. /* --------------------------------------------
  83. * GPIO or per. Function
  84. * PQSPAR[00] = 0 reserved
  85. * PQSPAR[01] = 1 [0x4000] -> PERI: (SPICS3)
  86. * PQSPAR[02] = 0 [0x0000] -> GPIO
  87. * PQSPAR[03] = 0 [0x0000] -> GPIO
  88. * PQSPAR[04] = 1 [0x0800] -> PERI: (SPICS0)
  89. * PQSPAR[05] = 0 reseved
  90. * PQSPAR[06] = 1 [0x0200] -> PERI: (SPIMOSI)
  91. * PQSPAR[07] = 1 [0x0100] -> PERI: (SPIMISO)
  92. * -------------------------------------------- */
  93. qsmcm->qsmcm_pqspar = 0x3 | (CONFIG_SYS_SPI_CS_USED << 3);
  94. /* --------------------------------------------
  95. * DDRQS[00] = 0 reserved
  96. * DDRQS[01] = 1 [0x0040] -> SPICS3 Output
  97. * DDRQS[02] = 0 [0x0000] -> GPIO Output
  98. * DDRQS[03] = 0 [0x0000] -> GPIO Output
  99. * DDRQS[04] = 1 [0x0008] -> SPICS0 Output
  100. * DDRQS[05] = 1 [0x0004] -> SPICLK Output
  101. * DDRQS[06] = 1 [0x0002] -> SPIMOSI Output
  102. * DDRQS[07] = 0 [0x0001] -> SPIMISO Input
  103. * -------------------------------------------- */
  104. qsmcm->qsmcm_ddrqs = 0x7E;
  105. /* --------------------------------------------
  106. * Base state for used SPI CS pins, if base = 0 active must be 1
  107. * PORTQS[00] = 0 reserved
  108. * PORTQS[01] = 0 reserved
  109. * PORTQS[02] = 0 reserved
  110. * PORTQS[03] = 0 reserved
  111. * PORTQS[04] = 0 [0x0000] RxD2
  112. * PORTQS[05] = 1 [0x0400] TxD2
  113. * PORTQS[06] = 0 [0x0000] RxD1
  114. * PORTQS[07] = 1 [0x0100] TxD1
  115. * PORTQS[08] = 0 reserved
  116. * PORTQS[09] = 0 [0x0000] -> SPICS3 Base Output
  117. * PORTQS[10] = 0 [0x0000] -> SPICS2 Base Output
  118. * PORTQS[11] = 0 [0x0000] -> SPICS1 Base Output
  119. * PORTQS[12] = 0 [0x0000] -> SPICS0 Base Output
  120. * PORTQS[13] = 0 [0x0004] -> SPICLK Output
  121. * PORTQS[14] = 0 [0x0002] -> SPIMOSI Output
  122. * PORTQS[15] = 0 [0x0001] -> SPIMISO Input
  123. * -------------------------------------------- */
  124. qsmcm->qsmcm_portqs |= (CONFIG_SYS_SPI_CS_BASE << 3);
  125. /* --------------------------------------------
  126. * Controll Register 0
  127. * SPCR0[00] = 1 (0x8000) Master
  128. * SPCR0[01] = 0 (0x0000) Wired-Or
  129. * SPCR0[2..5] = (0x2000) Bits per transfer (default 8)
  130. * SPCR0[06] = 0 (0x0000) Normal polarity
  131. * SPCR0[07] = 0 (0x0000) Normal Clock Phase
  132. * SPCR0[08..15] = 14 1.4MHz
  133. */
  134. qsmcm->qsmcm_spcr0=0xA00E;
  135. /* --------------------------------------------
  136. * Controll Register 1
  137. * SPCR1[00] = 0 (0x0000) QSPI enabled
  138. * SPCR1[1..7] = (0x7F00) Delay before Transfer
  139. * SPCR1[8..15] = (0x0000) Delay After transfer (204.8usec@40MHz)
  140. */
  141. qsmcm->qsmcm_spcr1=0x7F00;
  142. /* --------------------------------------------
  143. * Controll Register 2
  144. * SPCR2[00] = 0 (0x0000) SPI IRQs Disabeld
  145. * SPCR2[01] = 0 (0x0000) No Wrap around
  146. * SPCR2[02] = 0 (0x0000) Wrap to 0
  147. * SPCR2[3..7] = (0x0000) End Queue pointer = 0
  148. * SPCR2[8..10] = 0 (0x0000) reserved
  149. * SPCR2[11..15] = 0 (0x0000) NewQueue Address = 0
  150. */
  151. qsmcm->qsmcm_spcr2=0x0000;
  152. /* --------------------------------------------
  153. * Controll Register 3
  154. * SPCR3[00..04] = 0 (0x0000) reserved
  155. * SPCR3[05] = 0 (0x0000) Feedback disabled
  156. * SPCR3[06] = 0 (0x0000) IRQ on HALTA & MODF disabled
  157. * SPCR3[07] = 0 (0x0000) Not halted
  158. */
  159. qsmcm->qsmcm_spcr3=0x00;
  160. /* --------------------------------------------
  161. * SPSR (Controll Register 3) Read only/ reset Flags 08,09,10
  162. * SPCR3[08] = 1 (0x80) QSPI finished
  163. * SPCR3[09] = 1 (0x40) Mode Fault Flag
  164. * SPCR3[10] = 1 (0x20) HALTA
  165. * SPCR3[11..15] = 0 (0x0000) Last executed command
  166. */
  167. qsmcm->qsmcm_spsr=0xE0;
  168. /*-------------------------------------------
  169. * Setup RAM
  170. */
  171. for(i=0;i<32;i++) {
  172. qsmcm->qsmcm_recram[i]=0x0000;
  173. qsmcm->qsmcm_tranram[i]=0x0000;
  174. qsmcm->qsmcm_comdram[i]=0x00;
  175. }
  176. return;
  177. }
  178. /* **************************************************************************
  179. *
  180. * Function: spi_init_r
  181. * Dummy, all initializations have been done in spi_init_r
  182. * *********************************************************************** */
  183. void spi_init_r (void)
  184. {
  185. return;
  186. }
  187. /****************************************************************************
  188. * Function: spi_write
  189. **************************************************************************** */
  190. ssize_t short_spi_write (uchar *addr, int alen, uchar *buffer, int len)
  191. {
  192. int i,dlen;
  193. volatile immap_t *immr;
  194. volatile qsmcm5xx_t *qsmcm;
  195. immr = (immap_t *) CONFIG_SYS_IMMR;
  196. qsmcm = (qsmcm5xx_t *)&immr->im_qsmcm;
  197. for(i=0;i<32;i++) {
  198. qsmcm->qsmcm_recram[i]=0x0000;
  199. qsmcm->qsmcm_tranram[i]=0x0000;
  200. qsmcm->qsmcm_comdram[i]=0x00;
  201. }
  202. qsmcm->qsmcm_tranram[0] = SPI_EEPROM_WREN; /* write enable */
  203. spi_xfer(1);
  204. i=0;
  205. qsmcm->qsmcm_tranram[i++] = SPI_EEPROM_WRITE; /* WRITE memory array */
  206. qsmcm->qsmcm_tranram[i++] = addr[0];
  207. qsmcm->qsmcm_tranram[i++] = addr[1];
  208. for(dlen=0;dlen<len;dlen++) {
  209. qsmcm->qsmcm_tranram[i+dlen] = buffer[dlen]; /* WRITE memory array */
  210. }
  211. /* transmit it */
  212. spi_xfer(i+dlen);
  213. /* ignore received data */
  214. for (i = 0; i < 1000; i++) {
  215. qsmcm->qsmcm_tranram[0] = SPI_EEPROM_RDSR; /* read status */
  216. qsmcm->qsmcm_tranram[1] = 0;
  217. spi_xfer(2);
  218. if (!(qsmcm->qsmcm_recram[1] & 1)) {
  219. break;
  220. }
  221. udelay(1000);
  222. }
  223. if (i >= 1000) {
  224. printf ("*** spi_write: Time out while writing!\n");
  225. }
  226. return len;
  227. }
  228. #define TRANSFER_LEN 16
  229. ssize_t spi_write (uchar *addr, int alen, uchar *buffer, int len)
  230. {
  231. int index,i,newlen;
  232. uchar newaddr[2];
  233. int curraddr;
  234. curraddr=(addr[alen-2]<<8)+addr[alen-1];
  235. i=len;
  236. index=0;
  237. do {
  238. newaddr[1]=(curraddr & 0xff);
  239. newaddr[0]=((curraddr>>8) & 0xff);
  240. if(i>TRANSFER_LEN) {
  241. newlen=TRANSFER_LEN;
  242. i-=TRANSFER_LEN;
  243. }
  244. else {
  245. newlen=i;
  246. i=0;
  247. }
  248. short_spi_write (newaddr, 2, &buffer[index], newlen);
  249. index+=newlen;
  250. curraddr+=newlen;
  251. }while(i);
  252. return (len);
  253. }
  254. /****************************************************************************
  255. * Function: spi_read
  256. **************************************************************************** */
  257. ssize_t short_spi_read (uchar *addr, int alen, uchar *buffer, int len)
  258. {
  259. int i;
  260. volatile immap_t *immr;
  261. volatile qsmcm5xx_t *qsmcm;
  262. immr = (immap_t *) CONFIG_SYS_IMMR;
  263. qsmcm = (qsmcm5xx_t *)&immr->im_qsmcm;
  264. for(i=0;i<32;i++) {
  265. qsmcm->qsmcm_recram[i]=0x0000;
  266. qsmcm->qsmcm_tranram[i]=0x0000;
  267. qsmcm->qsmcm_comdram[i]=0x00;
  268. }
  269. i=0;
  270. qsmcm->qsmcm_tranram[i++] = (SPI_EEPROM_READ); /* READ memory array */
  271. qsmcm->qsmcm_tranram[i++] = addr[0] & 0xff;
  272. qsmcm->qsmcm_tranram[i++] = addr[1] & 0xff;
  273. spi_xfer(3 + len);
  274. for(i=0;i<len;i++) {
  275. *buffer++=(char)qsmcm->qsmcm_recram[i+3];
  276. }
  277. return len;
  278. }
  279. ssize_t spi_read (uchar *addr, int alen, uchar *buffer, int len)
  280. {
  281. int index,i,newlen;
  282. uchar newaddr[2];
  283. int curraddr;
  284. curraddr=(addr[alen-2]<<8)+addr[alen-1];
  285. i=len;
  286. index=0;
  287. do {
  288. newaddr[1]=(curraddr & 0xff);
  289. newaddr[0]=((curraddr>>8) & 0xff);
  290. if(i>TRANSFER_LEN) {
  291. newlen=TRANSFER_LEN;
  292. i-=TRANSFER_LEN;
  293. }
  294. else {
  295. newlen=i;
  296. i=0;
  297. }
  298. short_spi_read (newaddr, 2, &buffer[index], newlen);
  299. index+=newlen;
  300. curraddr+=newlen;
  301. }while(i);
  302. return (len);
  303. }
  304. /****************************************************************************
  305. * Function: spi_xfer
  306. **************************************************************************** */
  307. ssize_t spi_xfer (size_t count)
  308. {
  309. volatile immap_t *immr;
  310. volatile qsmcm5xx_t *qsmcm;
  311. int i;
  312. int tm;
  313. ushort status;
  314. immr = (immap_t *) CONFIG_SYS_IMMR;
  315. qsmcm = (qsmcm5xx_t *)&immr->im_qsmcm;
  316. DPRINT (("*** spi_xfer entered count %d***\n",count));
  317. /* Set CS for device */
  318. for(i=0;i<(count-1);i++)
  319. qsmcm->qsmcm_comdram[i] = 0x80 | CONFIG_SYS_SPI_CS_ACT; /* CS3 is connected to the SPI EEPROM */
  320. qsmcm->qsmcm_comdram[i] = CONFIG_SYS_SPI_CS_ACT; /* CS3 is connected to the SPI EEPROM */
  321. qsmcm->qsmcm_spcr2=((count-1)&0x1F)<<8;
  322. DPRINT (("*** spi_xfer: Bytes to be xferred: %d ***\n", count));
  323. qsmcm->qsmcm_spsr=0xE0; /* clear all flags */
  324. /* start spi transfer */
  325. DPRINT (("*** spi_xfer: Performing transfer ...\n"));
  326. qsmcm->qsmcm_spcr1 |= 0x8000; /* Start transmit */
  327. /* --------------------------------
  328. * Wait for SPI transmit to get out
  329. * or time out (1 second = 1000 ms)
  330. * -------------------------------- */
  331. for (tm=0; tm<1000; ++tm) {
  332. status=qsmcm->qsmcm_spcr1;
  333. if((status & 0x8000)==0)
  334. break;
  335. udelay (1000);
  336. }
  337. if (tm >= 1000) {
  338. printf ("*** spi_xfer: Time out while xferring to/from SPI!\n");
  339. }
  340. #ifdef DEBUG
  341. printf ("\nspi_xfer: txbuf after xfer\n");
  342. memdump ((void *) qsmcm->qsmcm_tranram, 32); /* dump of txbuf before transmit */
  343. printf ("spi_xfer: rxbuf after xfer\n");
  344. memdump ((void *) qsmcm->qsmcm_recram, 32); /* dump of rxbuf after transmit */
  345. printf ("\nspi_xfer: commbuf after xfer\n");
  346. memdump ((void *) qsmcm->qsmcm_comdram, 32); /* dump of txbuf before transmit */
  347. printf ("\n");
  348. #endif
  349. return count;
  350. }
  351. #endif /* CONFIG_SPI */