io.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463
  1. /*
  2. * linux/include/asm-nds/io.h
  3. *
  4. * Copyright (C) 1996-2000 Russell King
  5. *
  6. * Copyright (C) 2011 Andes Technology Corporation
  7. * Shawn Lin, Andes Technology Corporation <nobuhiro@andestech.com>
  8. * Macpaul Lin, Andes Technology Corporation <macpaul@andestech.com>
  9. *
  10. * SPDX-License-Identifier: GPL-2.0
  11. *
  12. * Modifications:
  13. * 16-Sep-1996 RMK Inlined the inx/outx functions & optimised for both
  14. * constant addresses and variable addresses.
  15. * 04-Dec-1997 RMK Moved a lot of this stuff to the new architecture
  16. * specific IO header files.
  17. * 27-Mar-1999 PJB Second parameter of memcpy_toio is const..
  18. * 04-Apr-1999 PJB Added check_signature.
  19. * 12-Dec-1999 RMK More cleanups
  20. * 18-Jun-2000 RMK Removed virt_to_* and friends definitions
  21. */
  22. #ifndef __ASM_NDS_IO_H
  23. #define __ASM_NDS_IO_H
  24. /*
  25. * CAUTION:
  26. * - do not implement for NDS32 Arch yet.
  27. * - cmd_pci.c, cmd_scsi.c, Lynxkdi.c, usb.c, usb_storage.c, etc...
  28. * iinclude asm/io.h
  29. */
  30. #ifdef __KERNEL__
  31. #include <linux/types.h>
  32. #include <asm/byteorder.h>
  33. static inline void sync(void)
  34. {
  35. }
  36. /*
  37. * Given a physical address and a length, return a virtual address
  38. * that can be used to access the memory range with the caching
  39. * properties specified by "flags".
  40. */
  41. #define MAP_NOCACHE (0)
  42. #define MAP_WRCOMBINE (0)
  43. #define MAP_WRBACK (0)
  44. #define MAP_WRTHROUGH (0)
  45. static inline void *
  46. map_physmem(phys_addr_t paddr, unsigned long len, unsigned long flags)
  47. {
  48. return (void *)paddr;
  49. }
  50. /*
  51. * Take down a mapping set up by map_physmem().
  52. */
  53. static inline void unmap_physmem(void *vaddr, unsigned long flags)
  54. {
  55. }
  56. static inline phys_addr_t virt_to_phys(void *vaddr)
  57. {
  58. return (phys_addr_t)(vaddr);
  59. }
  60. /*
  61. * Generic virtual read/write. Note that we don't support half-word
  62. * read/writes. We define __arch_*[bl] here, and leave __arch_*w
  63. * to the architecture specific code.
  64. */
  65. #define __arch_getb(a) (*(unsigned char *)(a))
  66. #define __arch_getw(a) (*(unsigned short *)(a))
  67. #define __arch_getl(a) (*(unsigned int *)(a))
  68. #define __arch_putb(v, a) (*(unsigned char *)(a) = (v))
  69. #define __arch_putw(v, a) (*(unsigned short *)(a) = (v))
  70. #define __arch_putl(v, a) (*(unsigned int *)(a) = (v))
  71. extern void __raw_writesb(unsigned int addr, const void *data, int bytelen);
  72. extern void __raw_writesw(unsigned int addr, const void *data, int wordlen);
  73. extern void __raw_writesl(unsigned int addr, const void *data, int longlen);
  74. extern void __raw_readsb(unsigned int addr, void *data, int bytelen);
  75. extern void __raw_readsw(unsigned int addr, void *data, int wordlen);
  76. extern void __raw_readsl(unsigned int addr, void *data, int longlen);
  77. #define __raw_writeb(v, a) __arch_putb(v, a)
  78. #define __raw_writew(v, a) __arch_putw(v, a)
  79. #define __raw_writel(v, a) __arch_putl(v, a)
  80. #define __raw_readb(a) __arch_getb(a)
  81. #define __raw_readw(a) __arch_getw(a)
  82. #define __raw_readl(a) __arch_getl(a)
  83. /*
  84. * TODO: The kernel offers some more advanced versions of barriers, it might
  85. * have some advantages to use them instead of the simple one here.
  86. */
  87. #define dmb() __asm__ __volatile__ ("" : : : "memory")
  88. #define __iormb() dmb()
  89. #define __iowmb() dmb()
  90. static inline void writeb(unsigned char val, unsigned char *addr)
  91. {
  92. __iowmb();
  93. __arch_putb(val, addr);
  94. }
  95. static inline void writew(unsigned short val, unsigned short *addr)
  96. {
  97. __iowmb();
  98. __arch_putw(val, addr);
  99. }
  100. static inline void writel(unsigned int val, unsigned int *addr)
  101. {
  102. __iowmb();
  103. __arch_putl(val, addr);
  104. }
  105. static inline unsigned char readb(unsigned char *addr)
  106. {
  107. u8 val;
  108. val = __arch_getb(addr);
  109. __iormb();
  110. return val;
  111. }
  112. static inline unsigned short readw(unsigned short *addr)
  113. {
  114. u16 val;
  115. val = __arch_getw(addr);
  116. __iormb();
  117. return val;
  118. }
  119. static inline unsigned int readl(unsigned int *addr)
  120. {
  121. u32 val;
  122. val = __arch_getl(addr);
  123. __iormb();
  124. return val;
  125. }
  126. /*
  127. * The compiler seems to be incapable of optimising constants
  128. * properly. Spell it out to the compiler in some cases.
  129. * These are only valid for small values of "off" (< 1<<12)
  130. */
  131. #define __raw_base_writeb(val, base, off) __arch_base_putb(val, base, off)
  132. #define __raw_base_writew(val, base, off) __arch_base_putw(val, base, off)
  133. #define __raw_base_writel(val, base, off) __arch_base_putl(val, base, off)
  134. #define __raw_base_readb(base, off) __arch_base_getb(base, off)
  135. #define __raw_base_readw(base, off) __arch_base_getw(base, off)
  136. #define __raw_base_readl(base, off) __arch_base_getl(base, off)
  137. #define out_arch(type, endian, a, v) __raw_write##type(cpu_to_##endian(v), a)
  138. #define in_arch(type, endian, a) endian##_to_cpu(__raw_read##type(a))
  139. #define out_le32(a, v) out_arch(l, le32, a, v)
  140. #define out_le16(a, v) out_arch(w, le16, a, v)
  141. #define in_le32(a) in_arch(l, le32, a)
  142. #define in_le16(a) in_arch(w, le16, a)
  143. #define out_be32(a, v) out_arch(l, be32, a, v)
  144. #define out_be16(a, v) out_arch(w, be16, a, v)
  145. #define in_be32(a) in_arch(l, be32, a)
  146. #define in_be16(a) in_arch(w, be16, a)
  147. #define out_8(a, v) __raw_writeb(v, a)
  148. #define in_8(a) __raw_readb(a)
  149. /*
  150. * Clear and set bits in one shot. These macros can be used to clear and
  151. * set multiple bits in a register using a single call. These macros can
  152. * also be used to set a multiple-bit bit pattern using a mask, by
  153. * specifying the mask in the 'clear' parameter and the new bit pattern
  154. * in the 'set' parameter.
  155. */
  156. #define clrbits(type, addr, clear) \
  157. out_##type((addr), in_##type(addr) & ~(clear))
  158. #define setbits(type, addr, set) \
  159. out_##type((addr), in_##type(addr) | (set))
  160. #define clrsetbits(type, addr, clear, set) \
  161. out_##type((addr), (in_##type(addr) & ~(clear)) | (set))
  162. #define clrbits_be32(addr, clear) clrbits(be32, addr, clear)
  163. #define setbits_be32(addr, set) setbits(be32, addr, set)
  164. #define clrsetbits_be32(addr, clear, set) clrsetbits(be32, addr, clear, set)
  165. #define clrbits_le32(addr, clear) clrbits(le32, addr, clear)
  166. #define setbits_le32(addr, set) setbits(le32, addr, set)
  167. #define clrsetbits_le32(addr, clear, set) clrsetbits(le32, addr, clear, set)
  168. #define clrbits_be16(addr, clear) clrbits(be16, addr, clear)
  169. #define setbits_be16(addr, set) setbits(be16, addr, set)
  170. #define clrsetbits_be16(addr, clear, set) clrsetbits(be16, addr, clear, set)
  171. #define clrbits_le16(addr, clear) clrbits(le16, addr, clear)
  172. #define setbits_le16(addr, set) setbits(le16, addr, set)
  173. #define clrsetbits_le16(addr, clear, set) clrsetbits(le16, addr, clear, set)
  174. #define clrbits_8(addr, clear) clrbits(8, addr, clear)
  175. #define setbits_8(addr, set) setbits(8, addr, set)
  176. #define clrsetbits_8(addr, clear, set) clrsetbits(8, addr, clear, set)
  177. /*
  178. * Now, pick up the machine-defined IO definitions
  179. * #include <asm/arch/io.h>
  180. */
  181. /*
  182. * IO port access primitives
  183. * -------------------------
  184. *
  185. * The NDS32 doesn't have special IO access instructions just like ARM;
  186. * all IO is memory mapped.
  187. * Note that these are defined to perform little endian accesses
  188. * only. Their primary purpose is to access PCI and ISA peripherals.
  189. *
  190. * Note that for a big endian machine, this implies that the following
  191. * big endian mode connectivity is in place, as described by numerious
  192. * ARM documents:
  193. *
  194. * PCI: D0-D7 D8-D15 D16-D23 D24-D31
  195. * ARM: D24-D31 D16-D23 D8-D15 D0-D7
  196. *
  197. * The machine specific io.h include defines __io to translate an "IO"
  198. * address to a memory address.
  199. *
  200. * Note that we prevent GCC re-ordering or caching values in expressions
  201. * by introducing sequence points into the in*() definitions. Note that
  202. * __raw_* do not guarantee this behaviour.
  203. *
  204. * The {in,out}[bwl] macros are for emulating x86-style PCI/ISA IO space.
  205. */
  206. #ifdef __io
  207. #define outb(v, p) __raw_writeb(v, __io(p))
  208. #define outw(v, p) __raw_writew(cpu_to_le16(v), __io(p))
  209. #define outl(v, p) __raw_writel(cpu_to_le32(v), __io(p))
  210. #define inb(p) ({ unsigned int __v = __raw_readb(__io(p)); __v; })
  211. #define inw(p) ({ unsigned int __v = le16_to_cpu(__raw_readw(__io(p))); __v; })
  212. #define inl(p) ({ unsigned int __v = le32_to_cpu(__raw_readl(__io(p))); __v; })
  213. #define outsb(p, d, l) writesb(__io(p), d, l)
  214. #define outsw(p, d, l) writesw(__io(p), d, l)
  215. #define outsl(p, d, l) writesl(__io(p), d, l)
  216. #define insb(p, d, l) readsb(__io(p), d, l)
  217. #define insw(p, d, l) readsw(__io(p), d, l)
  218. #define insl(p, d, l) readsl(__io(p), d, l)
  219. static inline void readsb(unsigned int *addr, void * data, int bytelen)
  220. {
  221. unsigned char *ptr = (unsigned char *)addr;
  222. unsigned char *ptr2 = (unsigned char *)data;
  223. while (bytelen) {
  224. *ptr2 = *ptr;
  225. ptr2++;
  226. bytelen--;
  227. }
  228. }
  229. static inline void readsw(unsigned int *addr, void * data, int wordlen)
  230. {
  231. unsigned short *ptr = (unsigned short *)addr;
  232. unsigned short *ptr2 = (unsigned short *)data;
  233. while (wordlen) {
  234. *ptr2 = *ptr;
  235. ptr2++;
  236. wordlen--;
  237. }
  238. }
  239. static inline void readsl(unsigned int *addr, void * data, int longlen)
  240. {
  241. unsigned int *ptr = (unsigned int *)addr;
  242. unsigned int *ptr2 = (unsigned int *)data;
  243. while (longlen) {
  244. *ptr2 = *ptr;
  245. ptr2++;
  246. longlen--;
  247. }
  248. }
  249. static inline void writesb(unsigned int *addr, const void * data, int bytelen)
  250. {
  251. unsigned char *ptr = (unsigned char *)addr;
  252. unsigned char *ptr2 = (unsigned char *)data;
  253. while (bytelen) {
  254. *ptr = *ptr2;
  255. ptr2++;
  256. bytelen--;
  257. }
  258. }
  259. static inline void writesw(unsigned int *addr, const void * data, int wordlen)
  260. {
  261. unsigned short *ptr = (unsigned short *)addr;
  262. unsigned short *ptr2 = (unsigned short *)data;
  263. while (wordlen) {
  264. *ptr = *ptr2;
  265. ptr2++;
  266. wordlen--;
  267. }
  268. }
  269. static inline void writesl(unsigned int *addr, const void * data, int longlen)
  270. {
  271. unsigned int *ptr = (unsigned int *)addr;
  272. unsigned int *ptr2 = (unsigned int *)data;
  273. while (longlen) {
  274. *ptr = *ptr2;
  275. ptr2++;
  276. longlen--;
  277. }
  278. }
  279. #endif
  280. #define outb_p(val, port) outb((val), (port))
  281. #define outw_p(val, port) outw((val), (port))
  282. #define outl_p(val, port) outl((val), (port))
  283. #define inb_p(port) inb((port))
  284. #define inw_p(port) inw((port))
  285. #define inl_p(port) inl((port))
  286. #define outsb_p(port, from, len) outsb(port, from, len)
  287. #define outsw_p(port, from, len) outsw(port, from, len)
  288. #define outsl_p(port, from, len) outsl(port, from, len)
  289. #define insb_p(port, to, len) insb(port, to, len)
  290. #define insw_p(port, to, len) insw(port, to, len)
  291. #define insl_p(port, to, len) insl(port, to, len)
  292. /*
  293. * DMA-consistent mapping functions. These allocate/free a region of
  294. * uncached, unwrite-buffered mapped memory space for use with DMA
  295. * devices. This is the "generic" version. The PCI specific version
  296. * is in pci.h
  297. */
  298. extern void *consistent_alloc(int gfp, size_t size, dma_addr_t *handle);
  299. extern void consistent_free(void *vaddr, size_t size, dma_addr_t handle);
  300. extern void consistent_sync(void *vaddr, size_t size, int rw);
  301. /*
  302. * String version of IO memory access ops:
  303. */
  304. extern void _memcpy_fromio(void *, unsigned long, size_t);
  305. extern void _memcpy_toio(unsigned long, const void *, size_t);
  306. extern void _memset_io(unsigned long, int, size_t);
  307. extern void __readwrite_bug(const char *fn);
  308. /*
  309. * If this architecture has PCI memory IO, then define the read/write
  310. * macros. These should only be used with the cookie passed from
  311. * ioremap.
  312. */
  313. #ifdef __mem_pci
  314. #define readb(c) ({ unsigned int __v = \
  315. __raw_readb(__mem_pci(c)); __v; })
  316. #define readw(c) ({ unsigned int __v = \
  317. le16_to_cpu(__raw_readw(__mem_pci(c))); __v; })
  318. #define readl(c) ({ unsigned int __v = \
  319. le32_to_cpu(__raw_readl(__mem_pci(c))); __v; })
  320. #define writeb(v, c) __raw_writeb(v, __mem_pci(c))
  321. #define writew(v, c) __raw_writew(cpu_to_le16(v), __mem_pci(c))
  322. #define writel(v, c) __raw_writel(cpu_to_le32(v), __mem_pci(c))
  323. #define memset_io(c, v, l) _memset_io(__mem_pci(c), (v), (l))
  324. #define memcpy_fromio(a, c, l) _memcpy_fromio((a), __mem_pci(c), (l))
  325. #define memcpy_toio(c, a, l) _memcpy_toio(__mem_pci(c), (a), (l))
  326. #define eth_io_copy_and_sum(s, c, l, b) \
  327. eth_copy_and_sum((s), __mem_pci(c), (l), (b))
  328. static inline int
  329. check_signature(unsigned long io_addr, const unsigned char *signature,
  330. int length)
  331. {
  332. int retval = 0;
  333. do {
  334. if (readb(io_addr) != *signature)
  335. goto out;
  336. io_addr++;
  337. signature++;
  338. length--;
  339. } while (length);
  340. retval = 1;
  341. out:
  342. return retval;
  343. }
  344. #endif /* __mem_pci */
  345. /*
  346. * If this architecture has ISA IO, then define the isa_read/isa_write
  347. * macros.
  348. */
  349. #ifdef __mem_isa
  350. #define isa_readb(addr) __raw_readb(__mem_isa(addr))
  351. #define isa_readw(addr) __raw_readw(__mem_isa(addr))
  352. #define isa_readl(addr) __raw_readl(__mem_isa(addr))
  353. #define isa_writeb(val, addr) __raw_writeb(val, __mem_isa(addr))
  354. #define isa_writew(val, addr) __raw_writew(val, __mem_isa(addr))
  355. #define isa_writel(val, addr) __raw_writel(val, __mem_isa(addr))
  356. #define isa_memset_io(a, b, c) _memset_io(__mem_isa(a), (b), (c))
  357. #define isa_memcpy_fromio(a, b, c) _memcpy_fromio((a), __mem_isa(b), (c))
  358. #define isa_memcpy_toio(a, b, c) _memcpy_toio(__mem_isa((a)), (b), (c))
  359. #define isa_eth_io_copy_and_sum(a, b, c, d) \
  360. eth_copy_and_sum((a), __mem_isa(b), (c), (d))
  361. static inline int
  362. isa_check_signature(unsigned long io_addr, const unsigned char *signature,
  363. int length)
  364. {
  365. int retval = 0;
  366. do {
  367. if (isa_readb(io_addr) != *signature)
  368. goto out;
  369. io_addr++;
  370. signature++;
  371. length--;
  372. } while (length);
  373. retval = 1;
  374. out:
  375. return retval;
  376. }
  377. #else /* __mem_isa */
  378. #define isa_readb(addr) (__readwrite_bug("isa_readb"), 0)
  379. #define isa_readw(addr) (__readwrite_bug("isa_readw"), 0)
  380. #define isa_readl(addr) (__readwrite_bug("isa_readl"), 0)
  381. #define isa_writeb(val, addr) __readwrite_bug("isa_writeb")
  382. #define isa_writew(val, addr) __readwrite_bug("isa_writew")
  383. #define isa_writel(val, addr) __readwrite_bug("isa_writel")
  384. #define isa_memset_io(a, b, c) __readwrite_bug("isa_memset_io")
  385. #define isa_memcpy_fromio(a, b, c) __readwrite_bug("isa_memcpy_fromio")
  386. #define isa_memcpy_toio(a, b, c) __readwrite_bug("isa_memcpy_toio")
  387. #define isa_eth_io_copy_and_sum(a, b, c, d) \
  388. __readwrite_bug("isa_eth_io_copy_and_sum")
  389. #define isa_check_signature(io, sig, len) (0)
  390. #endif /* __mem_isa */
  391. #endif /* __KERNEL__ */
  392. #endif /* __ASM_NDS_IO_H */