cache.h 1.3 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849
  1. /*
  2. * Copyright (C) 2011 Andes Technology Corporation
  3. * Shawn Lin, Andes Technology Corporation <nobuhiro@andestech.com>
  4. * Macpaul Lin, Andes Technology Corporation <macpaul@andestech.com>
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #ifndef _ASM_CACHE_H
  9. #define _ASM_CACHE_H
  10. /* cache */
  11. int icache_status(void);
  12. void icache_enable(void);
  13. void icache_disable(void);
  14. int dcache_status(void);
  15. void dcache_enable(void);
  16. void dcache_disable(void);
  17. #define DEFINE_GET_SYS_REG(reg) \
  18. static inline unsigned long GET_##reg(void) \
  19. { \
  20. unsigned long val; \
  21. __asm__ volatile ( \
  22. "mfsr %0, $"#reg : "=&r" (val) : : "memory" \
  23. ); \
  24. return val; \
  25. }
  26. enum cache_t {ICACHE, DCACHE};
  27. DEFINE_GET_SYS_REG(ICM_CFG);
  28. DEFINE_GET_SYS_REG(DCM_CFG);
  29. #define ICM_CFG_OFF_ISZ 6 /* I-cache line size */
  30. #define ICM_CFG_MSK_ISZ (0x7UL << ICM_CFG_OFF_ISZ)
  31. #define DCM_CFG_OFF_DSZ 6 /* D-cache line size */
  32. #define DCM_CFG_MSK_DSZ (0x7UL << DCM_CFG_OFF_DSZ)
  33. /*
  34. * The current upper bound for NDS32 L1 data cache line sizes is 32 bytes.
  35. * We use that value for aligning DMA buffers unless the board config has
  36. * specified an alternate cache line size.
  37. */
  38. #ifdef CONFIG_SYS_CACHELINE_SIZE
  39. #define ARCH_DMA_MINALIGN CONFIG_SYS_CACHELINE_SIZE
  40. #else
  41. #define ARCH_DMA_MINALIGN 32
  42. #endif
  43. #endif /* _ASM_CACHE_H */