pci.c 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152
  1. /*
  2. * Copyright (C) 2004-2007, 2012 Freescale Semiconductor, Inc.
  3. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. /*
  8. * PCI Configuration space access support
  9. */
  10. #include <common.h>
  11. #include <pci.h>
  12. #include <asm/io.h>
  13. #include <asm/immap.h>
  14. #if defined(CONFIG_PCI)
  15. /* System RAM mapped over PCI */
  16. #define CONFIG_SYS_PCI_SYS_MEM_BUS CONFIG_SYS_SDRAM_BASE
  17. #define CONFIG_SYS_PCI_SYS_MEM_PHYS CONFIG_SYS_SDRAM_BASE
  18. #define CONFIG_SYS_PCI_SYS_MEM_SIZE (1024 * 1024 * 1024)
  19. #define cfg_read(val, addr, type, op) *val = op((type)(addr));
  20. #define cfg_write(val, addr, type, op) op((type *)(addr), (val));
  21. #define PCI_OP(rw, size, type, op, mask) \
  22. int pci_##rw##_cfg_##size(struct pci_controller *hose, \
  23. pci_dev_t dev, int offset, type val) \
  24. { \
  25. u32 addr = 0; \
  26. u16 cfg_type = 0; \
  27. addr = ((offset & 0xfc) | cfg_type | (dev) | 0x80000000); \
  28. out_be32(hose->cfg_addr, addr); \
  29. cfg_##rw(val, hose->cfg_data + (offset & mask), type, op); \
  30. out_be32(hose->cfg_addr, addr & 0x7fffffff); \
  31. return 0; \
  32. }
  33. PCI_OP(read, byte, u8 *, in_8, 3)
  34. PCI_OP(read, word, u16 *, in_le16, 2)
  35. PCI_OP(read, dword, u32 *, in_le32, 0)
  36. PCI_OP(write, byte, u8, out_8, 3)
  37. PCI_OP(write, word, u16, out_le16, 2)
  38. PCI_OP(write, dword, u32, out_le32, 0)
  39. void pci_mcf5445x_init(struct pci_controller *hose)
  40. {
  41. pci_t *pci = (pci_t *)MMAP_PCI;
  42. pciarb_t *pciarb = (pciarb_t *)MMAP_PCIARB;
  43. gpio_t *gpio = (gpio_t *) MMAP_GPIO;
  44. u32 barEn = 0;
  45. out_be32(&pciarb->acr, 0x001f001f);
  46. /* Set PCIGNT1, PCIREQ1, PCIREQ0/PCIGNTIN, PCIGNT0/PCIREQOUT,
  47. PCIREQ2, PCIGNT2 */
  48. out_be16(&gpio->par_pci,
  49. GPIO_PAR_PCI_GNT3_GNT3 | GPIO_PAR_PCI_GNT2 |
  50. GPIO_PAR_PCI_GNT1 | GPIO_PAR_PCI_GNT0 |
  51. GPIO_PAR_PCI_REQ3_REQ3 | GPIO_PAR_PCI_REQ2 |
  52. GPIO_PAR_PCI_REQ1 | GPIO_PAR_PCI_REQ0);
  53. /* Assert reset bit */
  54. setbits_be32(&pci->gscr, PCI_GSCR_PR);
  55. setbits_be32(&pci->tcr1, PCI_TCR1_P);
  56. /* Initiator windows */
  57. out_be32(&pci->iw0btar,
  58. CONFIG_SYS_PCI_MEM_PHYS | (CONFIG_SYS_PCI_MEM_PHYS >> 16));
  59. out_be32(&pci->iw1btar,
  60. CONFIG_SYS_PCI_IO_PHYS | (CONFIG_SYS_PCI_IO_PHYS >> 16));
  61. out_be32(&pci->iw2btar,
  62. CONFIG_SYS_PCI_CFG_PHYS | (CONFIG_SYS_PCI_CFG_PHYS >> 16));
  63. out_be32(&pci->iwcr,
  64. PCI_IWCR_W0C_EN | PCI_IWCR_W1C_EN | PCI_IWCR_W1C_IO |
  65. PCI_IWCR_W2C_EN | PCI_IWCR_W2C_IO);
  66. out_be32(&pci->icr, 0);
  67. /* Enable bus master and mem access */
  68. out_be32(&pci->scr, PCI_SCR_B | PCI_SCR_M);
  69. /* Cache line size and master latency */
  70. out_be32(&pci->cr1, PCI_CR1_CLS(8) | PCI_CR1_LTMR(0xF8));
  71. out_be32(&pci->cr2, 0);
  72. #ifdef CONFIG_SYS_PCI_BAR0
  73. out_be32(&pci->bar0, PCI_BAR_BAR0(CONFIG_SYS_PCI_BAR0));
  74. out_be32(&pci->tbatr0, CONFIG_SYS_PCI_TBATR0 | PCI_TBATR_EN);
  75. barEn |= PCI_TCR2_B0E;
  76. #endif
  77. #ifdef CONFIG_SYS_PCI_BAR1
  78. out_be32(&pci->bar1, PCI_BAR_BAR1(CONFIG_SYS_PCI_BAR1));
  79. out_be32(&pci->tbatr1, CONFIG_SYS_PCI_TBATR1 | PCI_TBATR_EN);
  80. barEn |= PCI_TCR2_B1E;
  81. #endif
  82. #ifdef CONFIG_SYS_PCI_BAR2
  83. out_be32(&pci->bar2, PCI_BAR_BAR2(CONFIG_SYS_PCI_BAR2));
  84. out_be32(&pci->tbatr2, CONFIG_SYS_PCI_TBATR2 | PCI_TBATR_EN);
  85. barEn |= PCI_TCR2_B2E;
  86. #endif
  87. #ifdef CONFIG_SYS_PCI_BAR3
  88. out_be32(&pci->bar3, PCI_BAR_BAR3(CONFIG_SYS_PCI_BAR3));
  89. out_be32(&pci->tbatr3, CONFIG_SYS_PCI_TBATR3 | PCI_TBATR_EN);
  90. barEn |= PCI_TCR2_B3E;
  91. #endif
  92. #ifdef CONFIG_SYS_PCI_BAR4
  93. out_be32(&pci->bar4, PCI_BAR_BAR4(CONFIG_SYS_PCI_BAR4));
  94. out_be32(&pci->tbatr4, CONFIG_SYS_PCI_TBATR4 | PCI_TBATR_EN);
  95. barEn |= PCI_TCR2_B4E;
  96. #endif
  97. #ifdef CONFIG_SYS_PCI_BAR5
  98. out_be32(&pci->bar5, PCI_BAR_BAR5(CONFIG_SYS_PCI_BAR5));
  99. out_be32(&pci->tbatr5, CONFIG_SYS_PCI_TBATR5 | PCI_TBATR_EN);
  100. barEn |= PCI_TCR2_B5E;
  101. #endif
  102. out_be32(&pci->tcr2, barEn);
  103. /* Deassert reset bit */
  104. clrbits_be32(&pci->gscr, PCI_GSCR_PR);
  105. udelay(1000);
  106. /* Enable PCI bus master support */
  107. hose->first_busno = 0;
  108. hose->last_busno = 0xff;
  109. pci_set_region(hose->regions + 0, CONFIG_SYS_PCI_MEM_BUS, CONFIG_SYS_PCI_MEM_PHYS,
  110. CONFIG_SYS_PCI_MEM_SIZE, PCI_REGION_MEM);
  111. pci_set_region(hose->regions + 1, CONFIG_SYS_PCI_IO_BUS, CONFIG_SYS_PCI_IO_PHYS,
  112. CONFIG_SYS_PCI_IO_SIZE, PCI_REGION_IO);
  113. pci_set_region(hose->regions + 2, CONFIG_SYS_PCI_SYS_MEM_BUS,
  114. CONFIG_SYS_PCI_SYS_MEM_PHYS, CONFIG_SYS_PCI_SYS_MEM_SIZE,
  115. PCI_REGION_MEM | PCI_REGION_SYS_MEMORY);
  116. hose->region_count = 3;
  117. hose->cfg_addr = &(pci->car);
  118. hose->cfg_data = (volatile unsigned char *)CONFIG_SYS_PCI_CFG_BUS;
  119. pci_set_ops(hose, pci_read_cfg_byte, pci_read_cfg_word,
  120. pci_read_cfg_dword, pci_write_cfg_byte, pci_write_cfg_word,
  121. pci_write_cfg_dword);
  122. /* Hose scan */
  123. pci_register_hose(hose);
  124. hose->last_busno = pci_hose_scan(hose);
  125. }
  126. #endif /* CONFIG_PCI */