cpu.c 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173
  1. /*
  2. * Copyright (c) 2010-2014, NVIDIA CORPORATION. All rights reserved.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0
  5. */
  6. #include <common.h>
  7. #include <asm/io.h>
  8. #include <asm/arch/clock.h>
  9. #include <asm/arch/flow.h>
  10. #include <asm/arch/tegra.h>
  11. #include <asm/arch-tegra/clk_rst.h>
  12. #include <asm/arch-tegra/pmc.h>
  13. #include <asm/arch-tegra/tegra_i2c.h>
  14. #include "../cpu.h"
  15. /* Tegra30-specific CPU init code */
  16. void tegra_i2c_ll_write_addr(uint addr, uint config)
  17. {
  18. struct i2c_ctlr *reg = (struct i2c_ctlr *)TEGRA_DVC_BASE;
  19. writel(addr, &reg->cmd_addr0);
  20. writel(config, &reg->cnfg);
  21. }
  22. void tegra_i2c_ll_write_data(uint data, uint config)
  23. {
  24. struct i2c_ctlr *reg = (struct i2c_ctlr *)TEGRA_DVC_BASE;
  25. writel(data, &reg->cmd_data1);
  26. writel(config, &reg->cnfg);
  27. }
  28. #define TPS62366A_I2C_ADDR 0xC0
  29. #define TPS62366A_SET1_REG 0x01
  30. #define TPS62366A_SET1_DATA (0x4600 | TPS62366A_SET1_REG)
  31. #define TPS62361B_I2C_ADDR 0xC0
  32. #define TPS62361B_SET3_REG 0x03
  33. #define TPS62361B_SET3_DATA (0x4600 | TPS62361B_SET3_REG)
  34. #define TPS65911_I2C_ADDR 0x5A
  35. #define TPS65911_VDDCTRL_OP_REG 0x28
  36. #define TPS65911_VDDCTRL_SR_REG 0x27
  37. #define TPS65911_VDDCTRL_OP_DATA (0x2400 | TPS65911_VDDCTRL_OP_REG)
  38. #define TPS65911_VDDCTRL_SR_DATA (0x0100 | TPS65911_VDDCTRL_SR_REG)
  39. #define I2C_SEND_2_BYTES 0x0A02
  40. static void enable_cpu_power_rail(void)
  41. {
  42. struct pmc_ctlr *pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
  43. u32 reg;
  44. debug("enable_cpu_power_rail entry\n");
  45. reg = readl(&pmc->pmc_cntrl);
  46. reg |= CPUPWRREQ_OE;
  47. writel(reg, &pmc->pmc_cntrl);
  48. /* Set VDD_CORE to 1.200V. */
  49. #ifdef CONFIG_TEGRA_VDD_CORE_TPS62366A_SET1
  50. tegra_i2c_ll_write_addr(TPS62366A_I2C_ADDR, 2);
  51. tegra_i2c_ll_write_data(TPS62366A_SET1_DATA, I2C_SEND_2_BYTES);
  52. #endif
  53. #ifdef CONFIG_TEGRA_VDD_CORE_TPS62361B_SET3
  54. tegra_i2c_ll_write_addr(TPS62361B_I2C_ADDR, 2);
  55. tegra_i2c_ll_write_data(TPS62361B_SET3_DATA, I2C_SEND_2_BYTES);
  56. #endif
  57. udelay(1000);
  58. /*
  59. * Bring up CPU VDD via the TPS65911x PMIC on the DVC I2C bus.
  60. * First set VDD to 1.0125V, then enable the VDD regulator.
  61. */
  62. tegra_i2c_ll_write_addr(TPS65911_I2C_ADDR, 2);
  63. tegra_i2c_ll_write_data(TPS65911_VDDCTRL_OP_DATA, I2C_SEND_2_BYTES);
  64. udelay(1000);
  65. tegra_i2c_ll_write_data(TPS65911_VDDCTRL_SR_DATA, I2C_SEND_2_BYTES);
  66. udelay(10 * 1000);
  67. }
  68. /**
  69. * The T30 requires some special clock initialization, including setting up
  70. * the dvc i2c, turning on mselect and selecting the G CPU cluster
  71. */
  72. void t30_init_clocks(void)
  73. {
  74. struct clk_rst_ctlr *clkrst =
  75. (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
  76. struct flow_ctlr *flow = (struct flow_ctlr *)NV_PA_FLOW_BASE;
  77. u32 val;
  78. debug("t30_init_clocks entry\n");
  79. /* Set active CPU cluster to G */
  80. clrbits_le32(flow->cluster_control, 1 << 0);
  81. writel(SUPER_SCLK_ENB_MASK, &clkrst->crc_super_sclk_div);
  82. val = (0 << CLK_SYS_RATE_HCLK_DISABLE_SHIFT) |
  83. (1 << CLK_SYS_RATE_AHB_RATE_SHIFT) |
  84. (0 << CLK_SYS_RATE_PCLK_DISABLE_SHIFT) |
  85. (0 << CLK_SYS_RATE_APB_RATE_SHIFT);
  86. writel(val, &clkrst->crc_clk_sys_rate);
  87. /* Put i2c, mselect in reset and enable clocks */
  88. reset_set_enable(PERIPH_ID_DVC_I2C, 1);
  89. clock_set_enable(PERIPH_ID_DVC_I2C, 1);
  90. reset_set_enable(PERIPH_ID_MSELECT, 1);
  91. clock_set_enable(PERIPH_ID_MSELECT, 1);
  92. /* Switch MSELECT clock to PLLP (00) and use a divisor of 2 */
  93. clock_ll_set_source_divisor(PERIPH_ID_MSELECT, 0, 2);
  94. /*
  95. * Our high-level clock routines are not available prior to
  96. * relocation. We use the low-level functions which require a
  97. * hard-coded divisor. Use CLK_M with divide by (n + 1 = 17)
  98. */
  99. clock_ll_set_source_divisor(PERIPH_ID_DVC_I2C, 3, 16);
  100. /*
  101. * Give clocks time to stabilize, then take i2c and mselect out of
  102. * reset
  103. */
  104. udelay(1000);
  105. reset_set_enable(PERIPH_ID_DVC_I2C, 0);
  106. reset_set_enable(PERIPH_ID_MSELECT, 0);
  107. }
  108. static void set_cpu_running(int run)
  109. {
  110. struct flow_ctlr *flow = (struct flow_ctlr *)NV_PA_FLOW_BASE;
  111. debug("set_cpu_running entry, run = %d\n", run);
  112. writel(run ? FLOW_MODE_NONE : FLOW_MODE_STOP, &flow->halt_cpu_events);
  113. }
  114. void start_cpu(u32 reset_vector)
  115. {
  116. debug("start_cpu entry, reset_vector = %x\n", reset_vector);
  117. t30_init_clocks();
  118. /* Enable VDD_CPU */
  119. enable_cpu_power_rail();
  120. set_cpu_running(0);
  121. /* Hold the CPUs in reset */
  122. reset_A9_cpu(1);
  123. /* Disable the CPU clock */
  124. enable_cpu_clock(0);
  125. /* Enable CoreSight */
  126. clock_enable_coresight(1);
  127. /*
  128. * Set the entry point for CPU execution from reset,
  129. * if it's a non-zero value.
  130. */
  131. if (reset_vector)
  132. writel(reset_vector, EXCEP_VECTOR_CPU_RESET_VECTOR);
  133. /* Enable the CPU clock */
  134. enable_cpu_clock(1);
  135. /* If the CPU doesn't already have power, power it up */
  136. powerup_cpu();
  137. /* Take the CPU out of reset */
  138. reset_A9_cpu(0);
  139. set_cpu_running(1);
  140. }