xusb-padctl.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437
  1. /*
  2. * Copyright (c) 2014-2015, NVIDIA CORPORATION. All rights reserved.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0
  5. */
  6. #define pr_fmt(fmt) "tegra-xusb-padctl: " fmt
  7. #include <common.h>
  8. #include <errno.h>
  9. #include "../xusb-padctl-common.h"
  10. #include <asm/arch/clock.h>
  11. #include <dt-bindings/pinctrl/pinctrl-tegra-xusb.h>
  12. enum tegra210_function {
  13. TEGRA210_FUNC_SNPS,
  14. TEGRA210_FUNC_XUSB,
  15. TEGRA210_FUNC_UART,
  16. TEGRA210_FUNC_PCIE_X1,
  17. TEGRA210_FUNC_PCIE_X4,
  18. TEGRA210_FUNC_USB3,
  19. TEGRA210_FUNC_SATA,
  20. TEGRA210_FUNC_RSVD,
  21. };
  22. static const char *const tegra210_functions[] = {
  23. "snps",
  24. "xusb",
  25. "uart",
  26. "pcie-x1",
  27. "pcie-x4",
  28. "usb3",
  29. "sata",
  30. "rsvd",
  31. };
  32. static const unsigned int tegra210_otg_functions[] = {
  33. TEGRA210_FUNC_SNPS,
  34. TEGRA210_FUNC_XUSB,
  35. TEGRA210_FUNC_UART,
  36. TEGRA210_FUNC_RSVD,
  37. };
  38. static const unsigned int tegra210_usb_functions[] = {
  39. TEGRA210_FUNC_SNPS,
  40. TEGRA210_FUNC_XUSB,
  41. };
  42. static const unsigned int tegra210_pci_functions[] = {
  43. TEGRA210_FUNC_PCIE_X1,
  44. TEGRA210_FUNC_USB3,
  45. TEGRA210_FUNC_SATA,
  46. TEGRA210_FUNC_PCIE_X4,
  47. };
  48. #define TEGRA210_LANE(_name, _offset, _shift, _mask, _iddq, _funcs) \
  49. { \
  50. .name = _name, \
  51. .offset = _offset, \
  52. .shift = _shift, \
  53. .mask = _mask, \
  54. .iddq = _iddq, \
  55. .num_funcs = ARRAY_SIZE(tegra210_##_funcs##_functions), \
  56. .funcs = tegra210_##_funcs##_functions, \
  57. }
  58. static const struct tegra_xusb_padctl_lane tegra210_lanes[] = {
  59. TEGRA210_LANE("otg-0", 0x004, 0, 0x3, 0, otg),
  60. TEGRA210_LANE("otg-1", 0x004, 2, 0x3, 0, otg),
  61. TEGRA210_LANE("otg-2", 0x004, 4, 0x3, 0, otg),
  62. TEGRA210_LANE("otg-3", 0x004, 6, 0x3, 0, otg),
  63. TEGRA210_LANE("usb2-bias", 0x004, 18, 0x3, 0, otg),
  64. TEGRA210_LANE("hsic-0", 0x004, 14, 0x1, 0, usb),
  65. TEGRA210_LANE("hsic-1", 0x004, 15, 0x1, 0, usb),
  66. TEGRA210_LANE("pcie-0", 0x028, 12, 0x3, 1, pci),
  67. TEGRA210_LANE("pcie-1", 0x028, 14, 0x3, 2, pci),
  68. TEGRA210_LANE("pcie-2", 0x028, 16, 0x3, 3, pci),
  69. TEGRA210_LANE("pcie-3", 0x028, 18, 0x3, 4, pci),
  70. TEGRA210_LANE("pcie-4", 0x028, 20, 0x3, 5, pci),
  71. TEGRA210_LANE("pcie-5", 0x028, 22, 0x3, 6, pci),
  72. TEGRA210_LANE("pcie-6", 0x028, 24, 0x3, 7, pci),
  73. TEGRA210_LANE("sata-0", 0x028, 30, 0x3, 8, pci),
  74. };
  75. #define XUSB_PADCTL_ELPG_PROGRAM 0x024
  76. #define XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_VCORE_DOWN (1 << 31)
  77. #define XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_CLAMP_EN_EARLY (1 << 30)
  78. #define XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_CLAMP_EN (1 << 29)
  79. static int tegra_xusb_padctl_enable(struct tegra_xusb_padctl *padctl)
  80. {
  81. u32 value;
  82. if (padctl->enable++ > 0)
  83. return 0;
  84. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
  85. value &= ~XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_CLAMP_EN;
  86. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
  87. udelay(100);
  88. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
  89. value &= ~XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_CLAMP_EN_EARLY;
  90. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
  91. udelay(100);
  92. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
  93. value &= ~XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_VCORE_DOWN;
  94. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
  95. return 0;
  96. }
  97. static int tegra_xusb_padctl_disable(struct tegra_xusb_padctl *padctl)
  98. {
  99. u32 value;
  100. if (padctl->enable == 0) {
  101. error("unbalanced enable/disable");
  102. return 0;
  103. }
  104. if (--padctl->enable > 0)
  105. return 0;
  106. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
  107. value |= XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_VCORE_DOWN;
  108. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
  109. udelay(100);
  110. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
  111. value |= XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_CLAMP_EN_EARLY;
  112. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
  113. udelay(100);
  114. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
  115. value |= XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_CLAMP_EN;
  116. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
  117. return 0;
  118. }
  119. static int phy_prepare(struct tegra_xusb_phy *phy)
  120. {
  121. int err;
  122. err = tegra_xusb_padctl_enable(phy->padctl);
  123. if (err < 0)
  124. return err;
  125. reset_set_enable(PERIPH_ID_PEX_USB_UPHY, 0);
  126. return 0;
  127. }
  128. static int phy_unprepare(struct tegra_xusb_phy *phy)
  129. {
  130. reset_set_enable(PERIPH_ID_PEX_USB_UPHY, 1);
  131. return tegra_xusb_padctl_disable(phy->padctl);
  132. }
  133. #define XUSB_PADCTL_UPHY_PLL_P0_CTL1 0x360
  134. #define XUSB_PADCTL_UPHY_PLL_P0_CTL1_FREQ_NDIV_MASK (0xff << 20)
  135. #define XUSB_PADCTL_UPHY_PLL_P0_CTL1_FREQ_NDIV(x) (((x) & 0xff) << 20)
  136. #define XUSB_PADCTL_UPHY_PLL_P0_CTL1_FREQ_MDIV_MASK (0x3 << 16)
  137. #define XUSB_PADCTL_UPHY_PLL_P0_CTL1_LOCKDET_STATUS (1 << 15)
  138. #define XUSB_PADCTL_UPHY_PLL_P0_CTL1_PWR_OVRD (1 << 4)
  139. #define XUSB_PADCTL_UPHY_PLL_P0_CTL1_ENABLE (1 << 3)
  140. #define XUSB_PADCTL_UPHY_PLL_P0_CTL1_SLEEP_MASK (0x3 << 1)
  141. #define XUSB_PADCTL_UPHY_PLL_P0_CTL1_SLEEP(x) (((x) & 0x3) << 1)
  142. #define XUSB_PADCTL_UPHY_PLL_P0_CTL1_IDDQ (1 << 0)
  143. #define XUSB_PADCTL_UPHY_PLL_P0_CTL2 0x364
  144. #define XUSB_PADCTL_UPHY_PLL_P0_CTL2_CAL_CTRL_MASK (0xffffff << 4)
  145. #define XUSB_PADCTL_UPHY_PLL_P0_CTL2_CAL_CTRL(x) (((x) & 0xffffff) << 4)
  146. #define XUSB_PADCTL_UPHY_PLL_P0_CTL2_CAL_OVRD (1 << 2)
  147. #define XUSB_PADCTL_UPHY_PLL_P0_CTL2_CAL_DONE (1 << 1)
  148. #define XUSB_PADCTL_UPHY_PLL_P0_CTL2_CAL_EN (1 << 0)
  149. #define XUSB_PADCTL_UPHY_PLL_P0_CTL4 0x36c
  150. #define XUSB_PADCTL_UPHY_PLL_P0_CTL4_TXCLKREF_EN (1 << 15)
  151. #define XUSB_PADCTL_UPHY_PLL_P0_CTL4_TXCLKREF_SEL_MASK (0x3 << 12)
  152. #define XUSB_PADCTL_UPHY_PLL_P0_CTL4_TXCLKREF_SEL(x) (((x) & 0x3) << 12)
  153. #define XUSB_PADCTL_UPHY_PLL_P0_CTL4_REFCLKBUF_EN (1 << 8)
  154. #define XUSB_PADCTL_UPHY_PLL_P0_CTL4_REFCLK_SEL_MASK (0xf << 4)
  155. #define XUSB_PADCTL_UPHY_PLL_P0_CTL5 0x370
  156. #define XUSB_PADCTL_UPHY_PLL_P0_CTL5_DCO_CTRL_MASK (0xff << 16)
  157. #define XUSB_PADCTL_UPHY_PLL_P0_CTL5_DCO_CTRL(x) (((x) & 0xff) << 16)
  158. #define XUSB_PADCTL_UPHY_PLL_P0_CTL8 0x37c
  159. #define XUSB_PADCTL_UPHY_PLL_P0_CTL8_RCAL_DONE (1 << 31)
  160. #define XUSB_PADCTL_UPHY_PLL_P0_CTL8_RCAL_OVRD (1 << 15)
  161. #define XUSB_PADCTL_UPHY_PLL_P0_CTL8_RCAL_CLK_EN (1 << 13)
  162. #define XUSB_PADCTL_UPHY_PLL_P0_CTL8_RCAL_EN (1 << 12)
  163. #define CLK_RST_XUSBIO_PLL_CFG0 0x51c
  164. #define CLK_RST_XUSBIO_PLL_CFG0_SEQ_ENABLE (1 << 24)
  165. #define CLK_RST_XUSBIO_PLL_CFG0_PADPLL_SLEEP_IDDQ (1 << 13)
  166. #define CLK_RST_XUSBIO_PLL_CFG0_PADPLL_USE_LOCKDET (1 << 6)
  167. #define CLK_RST_XUSBIO_PLL_CFG0_CLK_ENABLE_SWCTL (1 << 2)
  168. #define CLK_RST_XUSBIO_PLL_CFG0_PADPLL_RESET_SWCTL (1 << 0)
  169. static int pcie_phy_enable(struct tegra_xusb_phy *phy)
  170. {
  171. struct tegra_xusb_padctl *padctl = phy->padctl;
  172. unsigned long start;
  173. u32 value;
  174. debug("> %s(phy=%p)\n", __func__, phy);
  175. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
  176. value &= ~XUSB_PADCTL_UPHY_PLL_P0_CTL2_CAL_CTRL_MASK;
  177. value |= XUSB_PADCTL_UPHY_PLL_P0_CTL2_CAL_CTRL(0x136);
  178. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
  179. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL5);
  180. value &= ~XUSB_PADCTL_UPHY_PLL_P0_CTL5_DCO_CTRL_MASK;
  181. value |= XUSB_PADCTL_UPHY_PLL_P0_CTL5_DCO_CTRL(0x2a);
  182. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL5);
  183. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
  184. value |= XUSB_PADCTL_UPHY_PLL_P0_CTL1_PWR_OVRD;
  185. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
  186. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
  187. value |= XUSB_PADCTL_UPHY_PLL_P0_CTL2_CAL_OVRD;
  188. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
  189. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
  190. value |= XUSB_PADCTL_UPHY_PLL_P0_CTL8_RCAL_OVRD;
  191. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
  192. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL4);
  193. value &= ~XUSB_PADCTL_UPHY_PLL_P0_CTL4_TXCLKREF_SEL_MASK;
  194. value &= ~XUSB_PADCTL_UPHY_PLL_P0_CTL4_REFCLK_SEL_MASK;
  195. value |= XUSB_PADCTL_UPHY_PLL_P0_CTL4_TXCLKREF_SEL(2);
  196. value |= XUSB_PADCTL_UPHY_PLL_P0_CTL4_TXCLKREF_EN;
  197. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL4);
  198. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
  199. value &= ~XUSB_PADCTL_UPHY_PLL_P0_CTL1_FREQ_MDIV_MASK;
  200. value &= ~XUSB_PADCTL_UPHY_PLL_P0_CTL1_FREQ_NDIV_MASK;
  201. value |= XUSB_PADCTL_UPHY_PLL_P0_CTL1_FREQ_NDIV(25);
  202. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
  203. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
  204. value &= ~XUSB_PADCTL_UPHY_PLL_P0_CTL1_IDDQ;
  205. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
  206. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
  207. value &= ~XUSB_PADCTL_UPHY_PLL_P0_CTL1_SLEEP_MASK;
  208. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
  209. udelay(1);
  210. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL4);
  211. value |= XUSB_PADCTL_UPHY_PLL_P0_CTL4_REFCLKBUF_EN;
  212. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL4);
  213. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
  214. value |= XUSB_PADCTL_UPHY_PLL_P0_CTL2_CAL_EN;
  215. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
  216. debug(" waiting for calibration\n");
  217. start = get_timer(0);
  218. while (get_timer(start) < 250) {
  219. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
  220. if (value & XUSB_PADCTL_UPHY_PLL_P0_CTL2_CAL_DONE)
  221. break;
  222. }
  223. if (!(value & XUSB_PADCTL_UPHY_PLL_P0_CTL2_CAL_DONE)) {
  224. debug(" timeout\n");
  225. return -ETIMEDOUT;
  226. }
  227. debug(" done\n");
  228. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
  229. value &= ~XUSB_PADCTL_UPHY_PLL_P0_CTL2_CAL_EN;
  230. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
  231. debug(" waiting for calibration to stop\n");
  232. start = get_timer(0);
  233. while (get_timer(start) < 250) {
  234. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
  235. if ((value & XUSB_PADCTL_UPHY_PLL_P0_CTL2_CAL_DONE) == 0)
  236. break;
  237. }
  238. if (value & XUSB_PADCTL_UPHY_PLL_P0_CTL2_CAL_DONE) {
  239. debug(" timeout\n");
  240. return -ETIMEDOUT;
  241. }
  242. debug(" done\n");
  243. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
  244. value |= XUSB_PADCTL_UPHY_PLL_P0_CTL1_ENABLE;
  245. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
  246. debug(" waiting for PLL to lock...\n");
  247. start = get_timer(0);
  248. while (get_timer(start) < 250) {
  249. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
  250. if (value & XUSB_PADCTL_UPHY_PLL_P0_CTL1_LOCKDET_STATUS)
  251. break;
  252. }
  253. if (!(value & XUSB_PADCTL_UPHY_PLL_P0_CTL1_LOCKDET_STATUS)) {
  254. debug(" timeout\n");
  255. return -ETIMEDOUT;
  256. }
  257. debug(" done\n");
  258. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
  259. value |= XUSB_PADCTL_UPHY_PLL_P0_CTL8_RCAL_CLK_EN;
  260. value |= XUSB_PADCTL_UPHY_PLL_P0_CTL8_RCAL_EN;
  261. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
  262. debug(" waiting for register calibration...\n");
  263. start = get_timer(0);
  264. while (get_timer(start) < 250) {
  265. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
  266. if (value & XUSB_PADCTL_UPHY_PLL_P0_CTL8_RCAL_DONE)
  267. break;
  268. }
  269. if (!(value & XUSB_PADCTL_UPHY_PLL_P0_CTL8_RCAL_DONE)) {
  270. debug(" timeout\n");
  271. return -ETIMEDOUT;
  272. }
  273. debug(" done\n");
  274. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
  275. value &= ~XUSB_PADCTL_UPHY_PLL_P0_CTL8_RCAL_EN;
  276. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
  277. debug(" waiting for register calibration to stop...\n");
  278. start = get_timer(0);
  279. while (get_timer(start) < 250) {
  280. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
  281. if ((value & XUSB_PADCTL_UPHY_PLL_P0_CTL8_RCAL_DONE) == 0)
  282. break;
  283. }
  284. if (value & XUSB_PADCTL_UPHY_PLL_P0_CTL8_RCAL_DONE) {
  285. debug(" timeout\n");
  286. return -ETIMEDOUT;
  287. }
  288. debug(" done\n");
  289. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
  290. value &= ~XUSB_PADCTL_UPHY_PLL_P0_CTL8_RCAL_CLK_EN;
  291. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
  292. value = readl(NV_PA_CLK_RST_BASE + CLK_RST_XUSBIO_PLL_CFG0);
  293. value &= ~CLK_RST_XUSBIO_PLL_CFG0_PADPLL_RESET_SWCTL;
  294. value &= ~CLK_RST_XUSBIO_PLL_CFG0_CLK_ENABLE_SWCTL;
  295. value |= CLK_RST_XUSBIO_PLL_CFG0_PADPLL_USE_LOCKDET;
  296. value |= CLK_RST_XUSBIO_PLL_CFG0_PADPLL_SLEEP_IDDQ;
  297. writel(value, NV_PA_CLK_RST_BASE + CLK_RST_XUSBIO_PLL_CFG0);
  298. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
  299. value &= ~XUSB_PADCTL_UPHY_PLL_P0_CTL1_PWR_OVRD;
  300. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL1);
  301. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
  302. value &= ~XUSB_PADCTL_UPHY_PLL_P0_CTL2_CAL_OVRD;
  303. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL2);
  304. value = padctl_readl(padctl, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
  305. value &= ~XUSB_PADCTL_UPHY_PLL_P0_CTL8_RCAL_OVRD;
  306. padctl_writel(padctl, value, XUSB_PADCTL_UPHY_PLL_P0_CTL8);
  307. udelay(1);
  308. value = readl(NV_PA_CLK_RST_BASE + CLK_RST_XUSBIO_PLL_CFG0);
  309. value |= CLK_RST_XUSBIO_PLL_CFG0_SEQ_ENABLE;
  310. writel(value, NV_PA_CLK_RST_BASE + CLK_RST_XUSBIO_PLL_CFG0);
  311. debug("< %s()\n", __func__);
  312. return 0;
  313. }
  314. static int pcie_phy_disable(struct tegra_xusb_phy *phy)
  315. {
  316. return 0;
  317. }
  318. static const struct tegra_xusb_phy_ops pcie_phy_ops = {
  319. .prepare = phy_prepare,
  320. .enable = pcie_phy_enable,
  321. .disable = pcie_phy_disable,
  322. .unprepare = phy_unprepare,
  323. };
  324. static struct tegra_xusb_phy tegra210_phys[] = {
  325. {
  326. .type = TEGRA_XUSB_PADCTL_PCIE,
  327. .ops = &pcie_phy_ops,
  328. .padctl = &padctl,
  329. },
  330. };
  331. static const struct tegra_xusb_padctl_soc tegra210_socdata = {
  332. .lanes = tegra210_lanes,
  333. .num_lanes = ARRAY_SIZE(tegra210_lanes),
  334. .functions = tegra210_functions,
  335. .num_functions = ARRAY_SIZE(tegra210_functions),
  336. .phys = tegra210_phys,
  337. .num_phys = ARRAY_SIZE(tegra210_phys),
  338. };
  339. void tegra_xusb_padctl_init(const void *fdt)
  340. {
  341. int count, nodes[1];
  342. debug("> %s(fdt=%p)\n", __func__, fdt);
  343. count = fdtdec_find_aliases_for_id(fdt, "padctl",
  344. COMPAT_NVIDIA_TEGRA210_XUSB_PADCTL,
  345. nodes, ARRAY_SIZE(nodes));
  346. if (tegra_xusb_process_nodes(fdt, nodes, count, &tegra210_socdata))
  347. return;
  348. debug("< %s()\n", __func__);
  349. }