cpu.c 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264
  1. /*
  2. * (C) Copyright 2013
  3. * NVIDIA Corporation <www.nvidia.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <asm/io.h>
  9. #include <asm/arch/ahb.h>
  10. #include <asm/arch/clock.h>
  11. #include <asm/arch/flow.h>
  12. #include <asm/arch/pinmux.h>
  13. #include <asm/arch/tegra.h>
  14. #include <asm/arch-tegra/clk_rst.h>
  15. #include <asm/arch-tegra/pmc.h>
  16. #include <asm/arch-tegra/ap.h>
  17. #include "../cpu.h"
  18. /* Tegra124-specific CPU init code */
  19. static void enable_cpu_power_rail(void)
  20. {
  21. struct pmc_ctlr *pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
  22. debug("%s entry\n", __func__);
  23. /* un-tristate PWR_I2C SCL/SDA, rest of the defaults are correct */
  24. pinmux_tristate_disable(PMUX_PINGRP_PWR_I2C_SCL_PZ6);
  25. pinmux_tristate_disable(PMUX_PINGRP_PWR_I2C_SDA_PZ7);
  26. pmic_enable_cpu_vdd();
  27. /*
  28. * Set CPUPWRGOOD_TIMER - APB clock is 1/2 of SCLK (102MHz),
  29. * set it for 5ms as per SysEng (102MHz*5ms = 510000 (7C830h).
  30. */
  31. writel(0x7C830, &pmc->pmc_cpupwrgood_timer);
  32. /* Set polarity to 0 (normal) and enable CPUPWRREQ_OE */
  33. clrbits_le32(&pmc->pmc_cntrl, CPUPWRREQ_POL);
  34. setbits_le32(&pmc->pmc_cntrl, CPUPWRREQ_OE);
  35. }
  36. static void enable_cpu_clocks(void)
  37. {
  38. struct clk_rst_ctlr *clkrst = (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
  39. struct clk_pll_info *pllinfo = &tegra_pll_info_table[CLOCK_ID_XCPU];
  40. u32 reg;
  41. debug("%s entry\n", __func__);
  42. /* Wait for PLL-X to lock */
  43. do {
  44. reg = readl(&clkrst->crc_pll_simple[SIMPLE_PLLX].pll_base);
  45. debug("%s: PLLX base = 0x%08X\n", __func__, reg);
  46. } while ((reg & (1 << pllinfo->lock_det)) == 0);
  47. debug("%s: PLLX locked, delay for stable clocks\n", __func__);
  48. /* Wait until all clocks are stable */
  49. udelay(PLL_STABILIZATION_DELAY);
  50. debug("%s: Setting CCLK_BURST and DIVIDER\n", __func__);
  51. writel(CCLK_BURST_POLICY, &clkrst->crc_cclk_brst_pol);
  52. writel(SUPER_CCLK_DIVIDER, &clkrst->crc_super_cclk_div);
  53. debug("%s: Enabling clock to all CPUs\n", __func__);
  54. /* Enable the clock to all CPUs */
  55. reg = CLR_CPU3_CLK_STP | CLR_CPU2_CLK_STP | CLR_CPU1_CLK_STP |
  56. CLR_CPU0_CLK_STP;
  57. writel(reg, &clkrst->crc_clk_cpu_cmplx_clr);
  58. debug("%s: Enabling main CPU complex clocks\n", __func__);
  59. /* Always enable the main CPU complex clocks */
  60. clock_enable(PERIPH_ID_CPU);
  61. clock_enable(PERIPH_ID_CPULP);
  62. clock_enable(PERIPH_ID_CPUG);
  63. debug("%s: Done\n", __func__);
  64. }
  65. static void remove_cpu_resets(void)
  66. {
  67. struct clk_rst_ctlr *clkrst = (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
  68. u32 reg;
  69. debug("%s entry\n", __func__);
  70. /* Take the slow and fast partitions out of reset */
  71. reg = CLR_NONCPURESET;
  72. writel(reg, &clkrst->crc_rst_cpulp_cmplx_clr);
  73. writel(reg, &clkrst->crc_rst_cpug_cmplx_clr);
  74. /* Clear the SW-controlled reset of the slow cluster */
  75. reg = CLR_CPURESET0 | CLR_DBGRESET0 | CLR_CORERESET0 | CLR_CXRESET0 |
  76. CLR_L2RESET | CLR_PRESETDBG;
  77. writel(reg, &clkrst->crc_rst_cpulp_cmplx_clr);
  78. /* Clear the SW-controlled reset of the fast cluster */
  79. reg = CLR_CPURESET0 | CLR_DBGRESET0 | CLR_CORERESET0 | CLR_CXRESET0 |
  80. CLR_CPURESET1 | CLR_DBGRESET1 | CLR_CORERESET1 | CLR_CXRESET1 |
  81. CLR_CPURESET2 | CLR_DBGRESET2 | CLR_CORERESET2 | CLR_CXRESET2 |
  82. CLR_CPURESET3 | CLR_DBGRESET3 | CLR_CORERESET3 | CLR_CXRESET3 |
  83. CLR_L2RESET | CLR_PRESETDBG;
  84. writel(reg, &clkrst->crc_rst_cpug_cmplx_clr);
  85. }
  86. /**
  87. * Tegra124 requires some special clock initialization, including setting up
  88. * the DVC I2C, turning on MSELECT and selecting the G CPU cluster
  89. */
  90. void tegra124_init_clocks(void)
  91. {
  92. struct flow_ctlr *flow = (struct flow_ctlr *)NV_PA_FLOW_BASE;
  93. struct pmc_ctlr *pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
  94. struct clk_rst_ctlr *clkrst =
  95. (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
  96. u32 val;
  97. debug("%s entry\n", __func__);
  98. /* Set active CPU cluster to G */
  99. clrbits_le32(&flow->cluster_control, 1);
  100. /* Change the oscillator drive strength */
  101. val = readl(&clkrst->crc_osc_ctrl);
  102. val &= ~OSC_XOFS_MASK;
  103. val |= (OSC_DRIVE_STRENGTH << OSC_XOFS_SHIFT);
  104. writel(val, &clkrst->crc_osc_ctrl);
  105. /* Update same value in PMC_OSC_EDPD_OVER XOFS field for warmboot */
  106. val = readl(&pmc->pmc_osc_edpd_over);
  107. val &= ~PMC_XOFS_MASK;
  108. val |= (OSC_DRIVE_STRENGTH << PMC_XOFS_SHIFT);
  109. writel(val, &pmc->pmc_osc_edpd_over);
  110. /* Set HOLD_CKE_LOW_EN to 1 */
  111. setbits_le32(&pmc->pmc_cntrl2, HOLD_CKE_LOW_EN);
  112. debug("Setting up PLLX\n");
  113. init_pllx();
  114. val = (1 << CLK_SYS_RATE_AHB_RATE_SHIFT);
  115. writel(val, &clkrst->crc_clk_sys_rate);
  116. /* Enable clocks to required peripherals. TBD - minimize this list */
  117. debug("Enabling clocks\n");
  118. clock_set_enable(PERIPH_ID_CACHE2, 1);
  119. clock_set_enable(PERIPH_ID_GPIO, 1);
  120. clock_set_enable(PERIPH_ID_TMR, 1);
  121. clock_set_enable(PERIPH_ID_CPU, 1);
  122. clock_set_enable(PERIPH_ID_EMC, 1);
  123. clock_set_enable(PERIPH_ID_I2C5, 1);
  124. clock_set_enable(PERIPH_ID_APBDMA, 1);
  125. clock_set_enable(PERIPH_ID_MEM, 1);
  126. clock_set_enable(PERIPH_ID_CORESIGHT, 1);
  127. clock_set_enable(PERIPH_ID_MSELECT, 1);
  128. clock_set_enable(PERIPH_ID_DVFS, 1);
  129. /*
  130. * Set MSELECT clock source as PLLP (00), and ask for a clock
  131. * divider that would set the MSELECT clock at 102MHz for a
  132. * PLLP base of 408MHz.
  133. */
  134. clock_ll_set_source_divisor(PERIPH_ID_MSELECT, 0,
  135. CLK_DIVIDER(NVBL_PLLP_KHZ, 102000));
  136. /* Give clock time to stabilize */
  137. udelay(IO_STABILIZATION_DELAY);
  138. /* I2C5 (DVC) gets CLK_M and a divisor of 17 */
  139. clock_ll_set_source_divisor(PERIPH_ID_I2C5, 3, 16);
  140. /* Give clock time to stabilize */
  141. udelay(IO_STABILIZATION_DELAY);
  142. /* Take required peripherals out of reset */
  143. debug("Taking periphs out of reset\n");
  144. reset_set_enable(PERIPH_ID_CACHE2, 0);
  145. reset_set_enable(PERIPH_ID_GPIO, 0);
  146. reset_set_enable(PERIPH_ID_TMR, 0);
  147. reset_set_enable(PERIPH_ID_COP, 0);
  148. reset_set_enable(PERIPH_ID_EMC, 0);
  149. reset_set_enable(PERIPH_ID_I2C5, 0);
  150. reset_set_enable(PERIPH_ID_APBDMA, 0);
  151. reset_set_enable(PERIPH_ID_MEM, 0);
  152. reset_set_enable(PERIPH_ID_CORESIGHT, 0);
  153. reset_set_enable(PERIPH_ID_MSELECT, 0);
  154. reset_set_enable(PERIPH_ID_DVFS, 0);
  155. debug("%s exit\n", __func__);
  156. }
  157. static bool is_partition_powered(u32 partid)
  158. {
  159. struct pmc_ctlr *pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
  160. u32 reg;
  161. /* Get power gate status */
  162. reg = readl(&pmc->pmc_pwrgate_status);
  163. return !!(reg & (1 << partid));
  164. }
  165. static void power_partition(u32 partid)
  166. {
  167. struct pmc_ctlr *pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
  168. debug("%s: part ID = %08X\n", __func__, partid);
  169. /* Is the partition already on? */
  170. if (!is_partition_powered(partid)) {
  171. /* No, toggle the partition power state (OFF -> ON) */
  172. debug("power_partition, toggling state\n");
  173. writel(START_CP | partid, &pmc->pmc_pwrgate_toggle);
  174. /* Wait for the power to come up */
  175. while (!is_partition_powered(partid))
  176. ;
  177. /* Give I/O signals time to stabilize */
  178. udelay(IO_STABILIZATION_DELAY);
  179. }
  180. }
  181. void powerup_cpus(void)
  182. {
  183. /* We boot to the fast cluster */
  184. debug("%s entry: G cluster\n", __func__);
  185. /* Power up the fast cluster rail partition */
  186. debug("%s: CRAIL\n", __func__);
  187. power_partition(CRAIL);
  188. /* Power up the fast cluster non-CPU partition */
  189. debug("%s: C0NC\n", __func__);
  190. power_partition(C0NC);
  191. /* Power up the fast cluster CPU0 partition */
  192. debug("%s: CE0\n", __func__);
  193. power_partition(CE0);
  194. debug("%s: done\n", __func__);
  195. }
  196. void start_cpu(u32 reset_vector)
  197. {
  198. struct pmc_ctlr *pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
  199. debug("%s entry, reset_vector = %x\n", __func__, reset_vector);
  200. tegra124_init_clocks();
  201. /* Set power-gating timer multiplier */
  202. writel((MULT_8 << TIMER_MULT_SHIFT) | (MULT_8 << TIMER_MULT_CPU_SHIFT),
  203. &pmc->pmc_pwrgate_timer_mult);
  204. enable_cpu_power_rail();
  205. enable_cpu_clocks();
  206. clock_enable_coresight(1);
  207. remove_cpu_resets();
  208. writel(reset_vector, EXCEP_VECTOR_CPU_RESET_VECTOR);
  209. powerup_cpus();
  210. debug("%s exit, should continue @ reset_vector\n", __func__);
  211. }